HH405.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * (C) Copyright 2005
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  36. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  37. #define CONFIG_HH405 1 /* ...on a HH405 board */
  38. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  39. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  40. #define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
  41. #define CONFIG_BOARD_TYPES 1 /* support board types */
  42. #define CONFIG_BAUDRATE 9600
  43. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  44. #undef CONFIG_BOOTARGS
  45. #undef CONFIG_BOOTCOMMAND
  46. #define CONFIG_PREBOOT "autoupd"
  47. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  48. #define CONFIG_MII 1 /* MII PHY management */
  49. #define CONFIG_PHY_ADDR 0 /* PHY address */
  50. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  51. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
  52. /*
  53. * Video console
  54. */
  55. #define CONFIG_VIDEO
  56. #define CONFIG_VIDEO_SM501
  57. #if 0
  58. #define CONFIG_VIDEO_SM501_32BPP
  59. #else
  60. #define CONFIG_VIDEO_SM501_16BPP
  61. #endif
  62. #define CONFIG_CFB_CONSOLE
  63. #define CONFIG_VIDEO_LOGO
  64. #define CONFIG_VGA_AS_SINGLE_DEVICE
  65. #define CONFIG_CONSOLE_EXTRA_INFO
  66. #define CONFIG_VIDEO_SW_CURSOR
  67. #define CONFIG_SPLASH_SCREEN
  68. #define CFG_CONSOLE_IS_IN_ENV
  69. #define CONFIG_SPLASH_SCREEN
  70. #define CONFIG_VIDEO_BMP_GZIP /* gzip compressed bmp images */
  71. #define CFG_VIDEO_LOGO_MAX_SIZE (1024*1024) /* for decompressed img */
  72. #ifdef CONFIG_VIDEO
  73. #define ADD_BMP_CMD CFG_CMD_BMP
  74. #else
  75. #define ADD_BMP_CMD 0
  76. #endif
  77. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  78. CFG_CMD_DHCP | \
  79. CFG_CMD_PCI | \
  80. CFG_CMD_IRQ | \
  81. CFG_CMD_IDE | \
  82. CFG_CMD_FAT | \
  83. CFG_CMD_EXT2 | \
  84. CFG_CMD_ELF | \
  85. CFG_CMD_NAND | \
  86. CFG_CMD_I2C | \
  87. CFG_CMD_DATE | \
  88. CFG_CMD_MII | \
  89. CFG_CMD_PING | \
  90. ADD_BMP_CMD | \
  91. CFG_CMD_EEPROM )
  92. #define CONFIG_MAC_PARTITION
  93. #define CONFIG_DOS_PARTITION
  94. #define CONFIG_SUPPORT_VFAT
  95. #define CONFIG_AUTO_UPDATE 1 /* autoupdate via compactflash */
  96. #undef CONFIG_AUTO_UPDATE_SHOW /* use board show routine */
  97. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  98. #include <cmd_confdefs.h>
  99. #undef CONFIG_BZIP2 /* include support for bzip2 compressed images */
  100. #undef CONFIG_WATCHDOG /* watchdog disabled */
  101. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  102. /*
  103. * Miscellaneous configurable options
  104. */
  105. #define CFG_LONGHELP /* undef to save memory */
  106. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  107. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  108. #ifdef CFG_HUSH_PARSER
  109. #define CFG_PROMPT_HUSH_PS2 "> "
  110. #endif
  111. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  112. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  113. #else
  114. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  115. #endif
  116. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  117. #define CFG_MAXARGS 16 /* max number of command args */
  118. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  119. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  120. #undef CFG_CONSOLE_INFO_QUIET /* print console @ startup */
  121. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  122. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  123. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  124. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  125. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  126. #define CFG_BASE_BAUD 691200
  127. #define CONFIG_UART1_CONSOLE /* define for uart1 as console */
  128. /* The following table includes the supported baudrates */
  129. #define CFG_BAUDRATE_TABLE \
  130. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  131. 57600, 115200, 230400, 460800, 921600 }
  132. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  133. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  134. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  135. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  136. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  137. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  138. /*-----------------------------------------------------------------------
  139. * RTC stuff
  140. *-----------------------------------------------------------------------
  141. */
  142. #define CONFIG_RTC_DS1338
  143. #define CFG_I2C_RTC_ADDR 0x68
  144. /*-----------------------------------------------------------------------
  145. * NAND-FLASH stuff
  146. *-----------------------------------------------------------------------
  147. */
  148. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  149. #define SECTORSIZE 512
  150. #define ADDR_COLUMN 1
  151. #define ADDR_PAGE 2
  152. #define ADDR_COLUMN_PAGE 3
  153. #define NAND_ChipID_UNKNOWN 0x00
  154. #define NAND_MAX_FLOORS 1
  155. #define NAND_MAX_CHIPS 1
  156. #define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
  157. #define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
  158. #define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
  159. #define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
  160. #define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
  161. #define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
  162. #define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
  163. #define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
  164. #define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
  165. #define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
  166. #define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
  167. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  168. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  169. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  170. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  171. #define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
  172. /*-----------------------------------------------------------------------
  173. * PCI stuff
  174. *-----------------------------------------------------------------------
  175. */
  176. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  177. #define PCI_HOST_FORCE 1 /* configure as pci host */
  178. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  179. #define CONFIG_PCI /* include pci support */
  180. #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
  181. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  182. /* resource configuration */
  183. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  184. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  185. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  186. #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  187. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  188. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  189. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  190. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  191. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  192. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  193. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  194. /*-----------------------------------------------------------------------
  195. * IDE/ATA stuff
  196. *-----------------------------------------------------------------------
  197. */
  198. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  199. #undef CONFIG_IDE_LED /* no led for ide supported */
  200. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  201. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  202. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  203. #define CFG_ATA_BASE_ADDR 0xF0100000
  204. #define CFG_ATA_IDE0_OFFSET 0x0000
  205. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  206. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  207. #define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
  208. /*
  209. * For booting Linux, the board info and command line data
  210. * have to be in the first 8 MB of memory, since this is
  211. * the maximum mapped by the Linux kernel during initialization.
  212. */
  213. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  214. /*-----------------------------------------------------------------------
  215. * FLASH organization
  216. */
  217. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  218. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  219. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  220. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  221. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  222. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  223. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  224. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  225. /*
  226. * The following defines are added for buggy IOP480 byte interface.
  227. * All other boards should use the standard values (CPCI405 etc.)
  228. */
  229. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  230. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  231. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  232. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  233. #if 0 /* test-only */
  234. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  235. #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
  236. #endif
  237. /*-----------------------------------------------------------------------
  238. * Start addresses for the final memory configuration
  239. * (Set up by the startup code)
  240. * Please note that CFG_SDRAM_BASE _must_ start at 0
  241. */
  242. #define CFG_SDRAM_BASE 0x00000000
  243. #define CFG_FLASH_BASE 0xFFF80000
  244. #define CFG_MONITOR_BASE TEXT_BASE
  245. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  246. #define CFG_MALLOC_LEN (2 * 1024*1024) /* Reserve 2 MB for malloc() */
  247. #if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
  248. # define CFG_RAMBOOT 1
  249. #else
  250. # undef CFG_RAMBOOT
  251. #endif
  252. /*-----------------------------------------------------------------------
  253. * Environment Variable setup
  254. */
  255. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  256. #define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  257. #define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
  258. /* total size of a CAT24WC16 is 2048 bytes */
  259. #define CFG_NVRAM_BASE_ADDR 0xF4080000 /* NVRAM base address */
  260. #define CFG_NVRAM_SIZE 0x8000 /* NVRAM size */
  261. /*-----------------------------------------------------------------------
  262. * I2C EEPROM (CAT24WC16) for environment
  263. */
  264. #define CONFIG_HARD_I2C /* I2c with hardware support */
  265. #if 0 /* test-only */
  266. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  267. #else
  268. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  269. #endif
  270. #define CFG_I2C_SLAVE 0x7F
  271. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
  272. #define CFG_EEPROM_WREN 1
  273. #if 1 /* test-only */
  274. /* CAT24WC08/16... */
  275. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  276. /* mask of address bits that overflow into the "EEPROM chip address" */
  277. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  278. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  279. /* 16 byte page write mode using*/
  280. /* last 4 bits of the address */
  281. #else
  282. /* CAT24WC32/64... */
  283. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  284. /* mask of address bits that overflow into the "EEPROM chip address" */
  285. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
  286. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
  287. /* 32 byte page write mode using*/
  288. /* last 5 bits of the address */
  289. #endif
  290. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  291. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  292. /*-----------------------------------------------------------------------
  293. * Cache Configuration
  294. */
  295. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
  296. /* have only 8kB, 16kB is save here */
  297. #define CFG_CACHELINE_SIZE 32 /* ... */
  298. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  299. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  300. #endif
  301. /*-----------------------------------------------------------------------
  302. * External Bus Controller (EBC) Setup
  303. */
  304. #define CAN_BA 0xF0000000 /* CAN Base Address */
  305. #define LCD_BA 0xF1000000 /* Epson LCD Base Address */
  306. #define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
  307. #define CFG_NVRAM_BASE 0xF4080000 /* NVRAM Base Address */
  308. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  309. #define CFG_EBC_PB0AP 0x92015480
  310. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  311. /* Memory Bank 1 (Flash Bank 1, NAND-FLASH & NVRAM) initialization */
  312. #define CFG_EBC_PB1AP 0x92015480
  313. #define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
  314. /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
  315. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  316. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  317. /* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
  318. #define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  319. #define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  320. /* Memory Bank 4 (Epson LCD) initialization */
  321. #define CFG_EBC_PB4AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
  322. #define CFG_EBC_PB4CR LCD_BA | 0x7A000 /* BAS=0xF10,BS=8MB,BU=R/W,BW=16bit */
  323. /*-----------------------------------------------------------------------
  324. * LCD Setup
  325. */
  326. #define CFG_LCD_BIG_MEM 0xF1200000 /* Epson S1D13806 Mem Base Address */
  327. #define CFG_LCD_BIG_REG 0xF1000000 /* Epson S1D13806 Reg Base Address */
  328. #define CFG_LCD_SMALL_MEM 0xF1400000 /* Epson S1D13704 Mem Base Address */
  329. #define CFG_LCD_SMALL_REG 0xF140FFE0 /* Epson S1D13704 Reg Base Address */
  330. #define CFG_LCD_LOGO_MAX_SIZE (1024*1024)
  331. /*-----------------------------------------------------------------------
  332. * Universal Interrupt Controller (UIC) Setup
  333. */
  334. /*
  335. * define UIC_EXT0 ... UIC_EXT6 if external interrupt is active high
  336. */
  337. #define CFG_UIC0_POLARITY (0xFFFFFF80 | UIC_EXT6)
  338. /*-----------------------------------------------------------------------
  339. * FPGA stuff
  340. */
  341. #define CFG_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
  342. /* FPGA internal regs */
  343. #define CFG_FPGA_CTRL 0x000
  344. /* FPGA Control Reg */
  345. #define CFG_FPGA_CTRL_REV0 0x0001
  346. #define CFG_FPGA_CTRL_REV1 0x0002
  347. #define CFG_FPGA_CTRL_VGA0_BL 0x0004
  348. #define CFG_FPGA_CTRL_VGA0_BL_MODE 0x0008
  349. #define CFG_FPGA_CTRL_CF_RESET 0x0040
  350. #define CFG_FPGA_CTRL_PS2_PWR 0x0080
  351. #define CFG_FPGA_CTRL_CF_PWR 0x0100 /* low active */
  352. #define CFG_FPGA_CTRL_CF_BUS_EN 0x0200
  353. #define CFG_FPGA_CTRL_LCD_CLK 0x7000 /* Mask for lcd clock */
  354. #define LCD_CLK_OFF 0x0000 /* Off */
  355. #define LCD_CLK_02083 0x1000 /* 2.083 MHz */
  356. #define LCD_CLK_03135 0x2000 /* 3.135 MHz */
  357. #define LCD_CLK_04165 0x3000 /* 4.165 MHz */
  358. #define LCD_CLK_06250 0x4000 /* 6.250 MHz */
  359. #define LCD_CLK_08330 0x5000 /* 8.330 MHz */
  360. #define LCD_CLK_12500 0x6000 /* 12.50 MHz */
  361. #define LCD_CLK_25000 0x7000 /* 25.00 MHz */
  362. #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  363. #define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
  364. /* FPGA program pin configuration */
  365. #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  366. #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  367. #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  368. #define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  369. #define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  370. /*-----------------------------------------------------------------------
  371. * Definitions for initial stack pointer and data area (in data cache)
  372. */
  373. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  374. #define CFG_TEMP_STACK_OCM 1
  375. /* On Chip Memory location */
  376. #define CFG_OCM_DATA_ADDR 0xF8000000
  377. #define CFG_OCM_DATA_SIZE 0x1000
  378. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  379. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  380. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  381. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  382. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  383. /*-----------------------------------------------------------------------
  384. * Definitions for GPIO setup (PPC405EP specific)
  385. *
  386. * GPIO0[0] - External Bus Controller BLAST output
  387. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  388. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  389. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  390. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  391. * GPIO0[24-27] - UART0 control signal inputs/outputs
  392. * GPIO0[28-29] - UART1 data signal input/output
  393. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  394. */
  395. #define CFG_GPIO0_OSRH 0x40000550
  396. #define CFG_GPIO0_OSRL 0x00000110
  397. #define CFG_GPIO0_ISR1H 0x00000000
  398. #define CFG_GPIO0_ISR1L 0x15555440
  399. #define CFG_GPIO0_TSRH 0x00000000
  400. #define CFG_GPIO0_TSRL 0x00000000
  401. #define CFG_GPIO0_TCR 0xF7FE0017
  402. #define CFG_LCD_ENDIAN (0x80000000 >> 7)
  403. #define CFG_EEPROM_WP (0x80000000 >> 8) /* GPIO8 */
  404. #define CFG_TOUCH_RST (0x80000000 >> 9) /* GPIO9 */
  405. #define CFG_LCD0_RST (0x80000000 >> 30)
  406. #define CFG_LCD1_RST (0x80000000 >> 31)
  407. /*
  408. * Internal Definitions
  409. *
  410. * Boot Flags
  411. */
  412. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  413. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  414. /*
  415. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  416. * This value will be set if iic boot eprom is disabled.
  417. */
  418. #if 0
  419. #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
  420. #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
  421. #endif
  422. #if 0
  423. #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
  424. #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
  425. #endif
  426. #if 1
  427. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  428. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  429. #endif
  430. #endif /* __CONFIG_H */