G2000.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * (C) Copyright 2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_G2000 1 /* ...on a PLU405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  37. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  38. #if 0 /* test-only */
  39. #define CONFIG_BAUDRATE 115200
  40. #else
  41. #define CONFIG_BAUDRATE 9600
  42. #endif
  43. #define CONFIG_PREBOOT
  44. #undef CONFIG_BOOTARGS
  45. #define CONFIG_EXTRA_ENV_SETTINGS \
  46. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  47. "nfsroot=$(serverip):$(rootpath)\0" \
  48. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  49. "addip=setenv bootargs $(bootargs) " \
  50. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  51. ":$(hostname):$(netdev):off\0" \
  52. "addmisc=setenv bootargs $(bootargs) " \
  53. "console=ttyS0,$(baudrate) " \
  54. "panic=1\0" \
  55. "flash_nfs=run nfsargs addip addmisc;" \
  56. "bootm $(kernel_addr)\0" \
  57. "flash_self=run ramargs addip addmisc;" \
  58. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  59. "net_nfs=tftp 200000 $(bootfile);" \
  60. "run nfsargs addip addmisc;bootm\0" \
  61. "rootpath=/opt/eldk/ppc_4xx\0" \
  62. "bootfile=/tftpboot/g2000/pImage\0" \
  63. "kernel_addr=ff800000\0" \
  64. "ramdisk_addr=ff900000\0" \
  65. "pciconfighost=yes\0" \
  66. ""
  67. #define CONFIG_BOOTCOMMAND "run net_nfs"
  68. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  69. #define CONFIG_NET_MULTI 1
  70. #define CONFIG_MII 1 /* MII PHY management */
  71. #define CONFIG_PHY_ADDR 0 /* PHY address */
  72. #define CONFIG_PHY1_ADDR 1 /* PHY address */
  73. #if 0 /* test-only */
  74. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
  75. #endif
  76. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  77. CFG_CMD_DHCP | \
  78. CFG_CMD_PCI | \
  79. CFG_CMD_IRQ | \
  80. CFG_CMD_ELF | \
  81. CFG_CMD_DATE | \
  82. CFG_CMD_I2C | \
  83. CFG_CMD_MII | \
  84. CFG_CMD_PING | \
  85. CFG_CMD_BSP | \
  86. CFG_CMD_EEPROM )
  87. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  88. #include <cmd_confdefs.h>
  89. #undef CONFIG_WATCHDOG /* watchdog disabled */
  90. #if 0 /* test-only */
  91. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  92. #endif
  93. /*
  94. * Miscellaneous configurable options
  95. */
  96. #define CFG_LONGHELP /* undef to save memory */
  97. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  98. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  99. #ifdef CFG_HUSH_PARSER
  100. #define CFG_PROMPT_HUSH_PS2 "> "
  101. #endif
  102. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  103. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  104. #else
  105. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  106. #endif
  107. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  108. #define CFG_MAXARGS 16 /* max number of command args */
  109. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  110. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  111. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  112. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  113. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  114. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  115. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  116. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  117. #define CFG_BASE_BAUD 691200
  118. #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
  119. /* The following table includes the supported baudrates */
  120. #define CFG_BAUDRATE_TABLE \
  121. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  122. 57600, 115200, 230400, 460800, 921600 }
  123. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  124. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  125. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  126. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  127. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  128. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  129. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  130. /*----------------------------------------------------------------------------*/
  131. /* adding Ethernet setting: FTS OUI 00:11:0B */
  132. /*----------------------------------------------------------------------------*/
  133. #define CONFIG_ETHADDR 00:11:0B:00:00:01
  134. #define CONFIG_HAS_ETH1
  135. #define CONFIG_ETH1ADDR 00:11:0B:00:00:02
  136. #define CONFIG_IPADDR 10.48.8.178
  137. #define CONFIG_IP1ADDR 10.48.8.188
  138. #define CONFIG_NETMASK 255.255.255.128
  139. #define CONFIG_SERVERIP 10.48.8.138
  140. /*-----------------------------------------------------------------------
  141. * RTC stuff
  142. *-----------------------------------------------------------------------
  143. */
  144. #define CONFIG_RTC_DS1337
  145. #define CFG_I2C_RTC_ADDR 0x68
  146. #if 0 /* test-only */
  147. /*-----------------------------------------------------------------------
  148. * NAND-FLASH stuff
  149. *-----------------------------------------------------------------------
  150. */
  151. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  152. #define SECTORSIZE 512
  153. #define ADDR_COLUMN 1
  154. #define ADDR_PAGE 2
  155. #define ADDR_COLUMN_PAGE 3
  156. #define NAND_ChipID_UNKNOWN 0x00
  157. #define NAND_MAX_FLOORS 1
  158. #define NAND_MAX_CHIPS 1
  159. #define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
  160. #define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
  161. #define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
  162. #define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
  163. #define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
  164. #define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
  165. #define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
  166. #define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
  167. #define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
  168. #define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
  169. #define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
  170. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  171. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  172. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  173. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * PCI stuff
  177. *-----------------------------------------------------------------------
  178. */
  179. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  180. #define PCI_HOST_FORCE 1 /* configure as pci host */
  181. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  182. #define CONFIG_PCI /* include pci support */
  183. #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
  184. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  185. /* resource configuration */
  186. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  187. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  188. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  189. #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  190. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  191. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  192. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  193. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  194. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  195. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  196. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  197. /*
  198. * For booting Linux, the board info and command line data
  199. * have to be in the first 8 MB of memory, since this is
  200. * the maximum mapped by the Linux kernel during initialization.
  201. */
  202. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  203. /*-----------------------------------------------------------------------
  204. * FLASH organization
  205. */
  206. #if 0 /* APC405 */
  207. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  208. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  209. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  210. #undef CFG_FLASH_PROTECTION /* don't use hardware protection */
  211. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  212. #define CFG_FLASH_BASE 0xFE000000 /* test-only...*/
  213. #define CFG_FLASH_INCREMENT 0x01000000 /* test-only */
  214. #else /* G2000 */
  215. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  216. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  217. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  218. #undef CFG_FLASH_PROTECTION /* don't use hardware protection */
  219. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  220. #define CFG_FLASH_BASE 0xFF800000 /* test-only...*/
  221. #define CFG_FLASH_INCREMENT 0x01000000 /* test-only */
  222. #endif
  223. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  224. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  225. #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains u-boot */
  226. /*-----------------------------------------------------------------------
  227. * Start addresses for the final memory configuration
  228. * (Set up by the startup code)
  229. * Please note that CFG_SDRAM_BASE _must_ start at 0
  230. */
  231. #define CFG_SDRAM_BASE 0x00000000
  232. #define CFG_MONITOR_BASE 0xFFFC0000
  233. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  234. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  235. /*-----------------------------------------------------------------------
  236. * Environment Variable setup
  237. */
  238. #if 1 /* test-only */
  239. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  240. #define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  241. #define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
  242. /* total size of a CAT24WC16 is 2048 bytes */
  243. #else /* DEFAULT: environment in flash, using redundand flash sectors */
  244. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  245. #define CFG_ENV_ADDR 0xFFFA0000 /* environment starts before u-boot */
  246. #define CFG_ENV_SECT_SIZE 0x20000 /* 128k bytes may be used for env vars*/
  247. #endif
  248. /*-----------------------------------------------------------------------
  249. * I2C EEPROM (CAT24WC16) for environment
  250. */
  251. #define CONFIG_HARD_I2C /* I2c with hardware support */
  252. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  253. #define CFG_I2C_SLAVE 0x7F
  254. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
  255. /* CAT24WC08/16... */
  256. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  257. /* mask of address bits that overflow into the "EEPROM chip address" */
  258. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  259. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  260. /* 16 byte page write mode using*/
  261. /* last 4 bits of the address */
  262. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  263. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  264. /*-----------------------------------------------------------------------
  265. * Cache Configuration
  266. */
  267. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
  268. /* have only 8kB, 16kB is save here */
  269. #define CFG_CACHELINE_SIZE 32 /* ... */
  270. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  271. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  272. #endif
  273. /*-----------------------------------------------------------------------
  274. * External Bus Controller (EBC) Setup
  275. */
  276. /* Memory Bank 0 (Intel Strata Flash) initialization */
  277. #define CFG_EBC_PB0AP 0x92015480
  278. #define CFG_EBC_PB0CR 0xFF87A000 /* BAS=0xFF8,BS=08MB,BU=R/W,BW=16bit*/
  279. /* Memory Bank 1 ( Power TAU) initialization */
  280. /* #define CFG_EBC_PB1AP 0x04041000 */
  281. /* #define CFG_EBC_PB1CR 0xF0018000 */ /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  282. #define CFG_EBC_PB1AP 0x00000000
  283. #define CFG_EBC_PB1CR 0x00000000
  284. /* Memory Bank 2 (Intel Flash) initialization */
  285. #define CFG_EBC_PB2AP 0x00000000
  286. #define CFG_EBC_PB2CR 0x00000000
  287. /* Memory Bank 3 (NAND) initialization */
  288. #define CFG_EBC_PB3AP 0x92015480
  289. #define CFG_EBC_PB3CR 0xF40B8000 /*addr 0xF40, BS=32M,BU=R/W, BW=8bit */
  290. /* Memory Bank 4 (FPGA regs) initialization */
  291. #define CFG_EBC_PB4AP 0x00000000
  292. #define CFG_EBC_PB4CR 0x00000000 /* leave it blank */
  293. #define CFG_NAND_BASE 0xF4000000
  294. /*-----------------------------------------------------------------------
  295. * Definitions for initial stack pointer and data area (in data cache)
  296. */
  297. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  298. #define CFG_TEMP_STACK_OCM 1
  299. /* On Chip Memory location */
  300. #define CFG_OCM_DATA_ADDR 0xF8000000
  301. #define CFG_OCM_DATA_SIZE 0x1000
  302. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  303. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  304. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  305. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  306. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  307. /*-----------------------------------------------------------------------
  308. * Definitions for GPIO setup (PPC405EP specific)
  309. *
  310. * GPIO0[0] - External Bus Controller BLAST output
  311. * GPIO0[1-9] - Instruction trace outputs
  312. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  313. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
  314. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  315. * GPIO0[24-27] - UART0 control signal inputs/outputs
  316. * GPIO0[28-29] - UART1 data signal input/output
  317. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  318. *
  319. * following GPIO setting changed for G20000, 080304
  320. */
  321. #define CFG_GPIO0_OSRH 0x40005555
  322. #define CFG_GPIO0_OSRL 0x40000110
  323. #define CFG_GPIO0_ISR1H 0x00000000
  324. #define CFG_GPIO0_ISR1L 0x15555445
  325. #define CFG_GPIO0_TSRH 0x00000000
  326. #define CFG_GPIO0_TSRL 0x00000000
  327. #define CFG_GPIO0_TCR 0xF7FF8014
  328. /*
  329. * Internal Definitions
  330. *
  331. * Boot Flags
  332. */
  333. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  334. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  335. /*
  336. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  337. * This value will be set if iic boot eprom is disabled.
  338. */
  339. #if 1
  340. #define PLLMR0_DEFAULT PLLMR0_266_66_33_33
  341. #define PLLMR1_DEFAULT PLLMR1_266_66_33_33
  342. #endif
  343. #if 0
  344. #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
  345. #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
  346. #endif
  347. #if 0
  348. #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
  349. #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
  350. #endif
  351. #if 0
  352. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  353. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  354. #endif
  355. #endif /* __CONFIG_H */