DU405.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * (C) Copyright 2001
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_IDENT_STRING " $Name: $"
  33. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  34. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  35. #define CONFIG_DU405 1 /* ...on a DU405 board */
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  37. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  38. #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  39. #define CONFIG_BAUDRATE 9600
  40. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  41. #undef CONFIG_BOOTARGS
  42. #define CONFIG_BOOTCOMMAND "bootm fff00000"
  43. #define CONFIG_PREBOOT /* enable preboot variable */
  44. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  45. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  46. #define CONFIG_MII 1 /* MII PHY management */
  47. #define CONFIG_PHY_ADDR 0 /* PHY address */
  48. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  49. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  50. CFG_CMD_PCI | \
  51. CFG_CMD_IRQ | \
  52. CFG_CMD_IDE | \
  53. CFG_CMD_ELF | \
  54. CFG_CMD_MII | \
  55. CFG_CMD_DATE | \
  56. CFG_CMD_EEPROM )
  57. #define CONFIG_MAC_PARTITION
  58. #define CONFIG_DOS_PARTITION
  59. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  60. #include <cmd_confdefs.h>
  61. #undef CONFIG_WATCHDOG /* watchdog disabled */
  62. #define CONFIG_RTC_MC146818 /* BQ3285 is MC146818 compatible*/
  63. #define CFG_RTC_REG_BASE_ADDR 0xF0000080 /* RTC Base Address */
  64. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  65. /*
  66. * Miscellaneous configurable options
  67. */
  68. #define CFG_LONGHELP /* undef to save memory */
  69. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  70. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  71. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  72. #else
  73. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  74. #endif
  75. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  76. #define CFG_MAXARGS 16 /* max number of command args */
  77. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  78. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  79. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  80. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  81. #define CFG_EXT_SERIAL_CLOCK 11059200 /* use external serial clock */
  82. /* The following table includes the supported baudrates */
  83. #define CFG_BAUDRATE_TABLE \
  84. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  85. 57600, 115200, 230400, 460800, 921600 }
  86. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  87. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  88. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  89. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  90. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  91. /*-----------------------------------------------------------------------
  92. * PCI stuff
  93. *-----------------------------------------------------------------------
  94. */
  95. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  96. #define PCI_HOST_FORCE 1 /* configure as pci host */
  97. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  98. #define CONFIG_PCI /* include pci support */
  99. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  100. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  101. /* resource configuration */
  102. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  103. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  104. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  105. #define CFG_PCI_SUBSYS_DEVICEID 0x0404 /* PCI Device ID: CPCI-ISER4 */
  106. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  107. #define CFG_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */
  108. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  109. #define CFG_PCI_PTM2LA 0xffe00000 /* point to flash */
  110. #define CFG_PCI_PTM2MS 0xffe00001 /* 2MB, enable */
  111. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  112. /*-----------------------------------------------------------------------
  113. * IDE/ATA stuff
  114. *-----------------------------------------------------------------------
  115. */
  116. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  117. #undef CONFIG_IDE_LED /* no led for ide supported */
  118. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  119. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  120. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  121. #define CFG_ATA_BASE_ADDR 0xF0100000
  122. #define CFG_ATA_IDE0_OFFSET 0x0000
  123. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  124. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  125. #define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
  126. /*-----------------------------------------------------------------------
  127. * Start addresses for the final memory configuration
  128. * (Set up by the startup code)
  129. * Please note that CFG_SDRAM_BASE _must_ start at 0
  130. */
  131. #define CFG_SDRAM_BASE 0x00000000
  132. #define CFG_FLASH_BASE 0xFFFD0000
  133. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  134. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
  135. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  136. /*
  137. * For booting Linux, the board info and command line data
  138. * have to be in the first 8 MB of memory, since this is
  139. * the maximum mapped by the Linux kernel during initialization.
  140. */
  141. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  142. /*-----------------------------------------------------------------------
  143. * FLASH organization
  144. */
  145. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  146. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  147. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  148. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  149. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  150. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  151. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  152. /*
  153. * The following defines are added for buggy IOP480 byte interface.
  154. * All other boards should use the standard values (CPCI405 etc.)
  155. */
  156. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  157. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  158. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  159. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  160. /*-----------------------------------------------------------------------
  161. * I2C EEPROM (CAT24WC08) for environment
  162. */
  163. #define CONFIG_HARD_I2C /* I2c with hardware support */
  164. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  165. #define CFG_I2C_SLAVE 0x7F
  166. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  167. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  168. /* mask of address bits that overflow into the "EEPROM chip address" */
  169. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  170. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  171. /* 16 byte page write mode using*/
  172. /* last 4 bits of the address */
  173. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  174. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  175. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  176. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  177. #define CFG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
  178. /* total size of a CAT24WC08 is 1024 bytes */
  179. /*-----------------------------------------------------------------------
  180. * Cache Configuration
  181. */
  182. #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
  183. #define CFG_CACHELINE_SIZE 32 /* ... */
  184. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  185. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  186. #endif
  187. /*
  188. * Init Memory Controller:
  189. *
  190. * BR0/1 and OR0/1 (FLASH)
  191. */
  192. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  193. #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
  194. /*-----------------------------------------------------------------------
  195. * External Bus Controller (EBC) Setup
  196. */
  197. #define FLASH0_BA 0xFFC00000 /* FLASH 0 Base Address */
  198. #define FLASH1_BA 0xFF800000 /* FLASH 1 Base Address */
  199. #define CAN_BA 0xF0000000 /* CAN Base Address */
  200. #define DUART_BA 0xF0300000 /* DUART Base Address */
  201. #define CF_BA 0xF0100000 /* CompactFlash Base Address */
  202. #define SRAM_BA 0xF0200000 /* SRAM Base Address */
  203. #define DURAG_IO_BA 0xF0400000 /* DURAG Bus IO Base Address */
  204. #define DURAG_MEM_BA 0xF0500000 /* DURAG Bus Mem Base Address */
  205. #define FPGA_MODE_REG (DUART_BA+0x80) /* FPGA Mode Register */
  206. /* Memory Bank 0 (Flash Bank 0) initialization */
  207. #define CFG_EBC_PB0AP 0x92015480
  208. #define CFG_EBC_PB0CR FLASH0_BA | 0x5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  209. /* Memory Bank 1 (Flash Bank 1) initialization */
  210. #define CFG_EBC_PB1AP 0x92015480
  211. #define CFG_EBC_PB1CR FLASH1_BA | 0x5A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
  212. /* Memory Bank 2 (CAN0) initialization */
  213. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  214. #define CFG_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  215. /* Memory Bank 3 (DUART) initialization */
  216. #define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  217. #define CFG_EBC_PB3CR DUART_BA | 0x18000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  218. /* Memory Bank 4 (CompactFlash IDE) initialization */
  219. #define CFG_EBC_PB4AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  220. #define CFG_EBC_PB4CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  221. /* Memory Bank 5 (SRAM) initialization */
  222. #define CFG_EBC_PB5AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  223. #define CFG_EBC_PB5CR SRAM_BA | 0x1A000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=16bit */
  224. /* Memory Bank 6 (DURAG Bus IO Space) initialization */
  225. #define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  226. #define CFG_EBC_PB6CR DURAG_IO_BA | 0x18000 /* BAS=0xF04,BS=1MB,BU=R/W,BW=8bit*/
  227. /* Memory Bank 7 (DURAG Bus Mem Space) initialization */
  228. #define CFG_EBC_PB7AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  229. #define CFG_EBC_PB7CR DURAG_MEM_BA | 0x18000 /* BAS=0xF05,BS=1MB,BU=R/W,BW=8bit */
  230. /*-----------------------------------------------------------------------
  231. * Definitions for initial stack pointer and data area (in DPRAM)
  232. */
  233. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  234. #define CFG_TEMP_STACK_OCM 1
  235. /* On Chip Memory location */
  236. #define CFG_OCM_DATA_ADDR 0xF8000000
  237. #define CFG_OCM_DATA_SIZE 0x1000
  238. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  239. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  240. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  241. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  242. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  243. /*
  244. * Internal Definitions
  245. *
  246. * Boot Flags
  247. */
  248. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  249. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  250. #endif /* __CONFIG_H */