CPCI405.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * (C) Copyright 2001
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  39. #undef CONFIG_BOOTARGS
  40. #undef CONFIG_BOOTCOMMAND
  41. #define CONFIG_PREBOOT /* enable preboot variable */
  42. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  43. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  44. #define CONFIG_MII 1 /* MII PHY management */
  45. #define CONFIG_PHY_ADDR 0 /* PHY address */
  46. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  47. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
  48. CONFIG_BOOTP_DNS | \
  49. CONFIG_BOOTP_DNS2 | \
  50. CONFIG_BOOTP_SEND_HOSTNAME )
  51. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  52. CFG_CMD_DHCP | \
  53. CFG_CMD_PCI | \
  54. CFG_CMD_IRQ | \
  55. CFG_CMD_IDE | \
  56. CFG_CMD_FAT | \
  57. CFG_CMD_ELF | \
  58. CFG_CMD_MII | \
  59. CFG_CMD_EEPROM )
  60. #define CONFIG_MAC_PARTITION
  61. #define CONFIG_DOS_PARTITION
  62. #define CONFIG_SUPPORT_VFAT
  63. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  64. #include <cmd_confdefs.h>
  65. #undef CONFIG_WATCHDOG /* watchdog disabled */
  66. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  67. /*
  68. * Miscellaneous configurable options
  69. */
  70. #define CFG_LONGHELP /* undef to save memory */
  71. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  72. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  73. #ifdef CFG_HUSH_PARSER
  74. #define CFG_PROMPT_HUSH_PS2 "> "
  75. #endif
  76. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  77. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  78. #else
  79. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  80. #endif
  81. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  82. #define CFG_MAXARGS 16 /* max number of command args */
  83. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  84. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  85. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  86. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  87. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  88. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  89. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  90. #define CFG_BASE_BAUD 691200
  91. /* The following table includes the supported baudrates */
  92. #define CFG_BAUDRATE_TABLE \
  93. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  94. 57600, 115200, 230400, 460800, 921600 }
  95. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  96. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  97. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  98. #define CONFIG_LOOPW 1 /* enable loopw command */
  99. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  100. /*-----------------------------------------------------------------------
  101. * PCI stuff
  102. *-----------------------------------------------------------------------
  103. */
  104. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  105. #define PCI_HOST_FORCE 1 /* configure as pci host */
  106. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  107. #define CONFIG_PCI /* include pci support */
  108. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  109. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  110. /* resource configuration */
  111. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  112. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  113. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  114. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  115. #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  116. #define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
  117. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  118. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  119. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  120. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  121. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  122. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  123. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  124. /*-----------------------------------------------------------------------
  125. * IDE/ATA stuff
  126. *-----------------------------------------------------------------------
  127. */
  128. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  129. #undef CONFIG_IDE_LED /* no led for ide supported */
  130. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  131. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  132. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  133. #define CFG_ATA_BASE_ADDR 0xF0100000
  134. #define CFG_ATA_IDE0_OFFSET 0x0000
  135. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  136. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  137. #define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
  138. /*-----------------------------------------------------------------------
  139. * Start addresses for the final memory configuration
  140. * (Set up by the startup code)
  141. * Please note that CFG_SDRAM_BASE _must_ start at 0
  142. */
  143. #define CFG_SDRAM_BASE 0x00000000
  144. #define CFG_FLASH_BASE 0xFFFD0000
  145. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  146. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
  147. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  148. /*
  149. * For booting Linux, the board info and command line data
  150. * have to be in the first 8 MB of memory, since this is
  151. * the maximum mapped by the Linux kernel during initialization.
  152. */
  153. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  154. /*-----------------------------------------------------------------------
  155. * FLASH organization
  156. */
  157. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  158. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  159. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  160. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  161. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  162. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  163. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  164. /*
  165. * The following defines are added for buggy IOP480 byte interface.
  166. * All other boards should use the standard values (CPCI405 etc.)
  167. */
  168. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  169. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  170. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  171. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  172. #define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
  173. #define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
  174. #define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
  175. #if 1 /* Use NVRAM for environment variables */
  176. /*-----------------------------------------------------------------------
  177. * NVRAM organization
  178. */
  179. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  180. #define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
  181. #define CFG_ENV_ADDR \
  182. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
  183. #else /* Use EEPROM for environment variables */
  184. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  185. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  186. #define CFG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
  187. /* total size of a CAT24WC08 is 1024 bytes */
  188. #endif
  189. /*-----------------------------------------------------------------------
  190. * I2C EEPROM (CAT24WC08) for environment
  191. */
  192. #define CONFIG_HARD_I2C /* I2c with hardware support */
  193. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  194. #define CFG_I2C_SLAVE 0x7F
  195. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  196. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  197. /* mask of address bits that overflow into the "EEPROM chip address" */
  198. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  199. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  200. /* 16 byte page write mode using*/
  201. /* last 4 bits of the address */
  202. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  203. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  204. /*-----------------------------------------------------------------------
  205. * Cache Configuration
  206. */
  207. #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
  208. #define CFG_CACHELINE_SIZE 32 /* ... */
  209. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  210. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  211. #endif
  212. /*
  213. * Init Memory Controller:
  214. *
  215. * BR0/1 and OR0/1 (FLASH)
  216. */
  217. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  218. #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
  219. /*-----------------------------------------------------------------------
  220. * External Bus Controller (EBC) Setup
  221. */
  222. /* Memory Bank 0 (Flash Bank 0) initialization */
  223. #define CFG_EBC_PB0AP 0x92015480
  224. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  225. /* Memory Bank 1 (Flash Bank 1) initialization */
  226. #define CFG_EBC_PB1AP 0x92015480
  227. #define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
  228. /* Memory Bank 2 (CAN0, 1, 2, Codeswitch) initialization */
  229. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  230. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  231. /* Memory Bank 3 (CompactFlash IDE) initialization */
  232. #define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  233. #define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  234. /* Memory Bank 4 (NVRAM) initialization */
  235. #define CFG_EBC_PB4AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
  236. #define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
  237. /* Memory Bank 5 (Quart) initialization */
  238. #define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
  239. #define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  240. /*-----------------------------------------------------------------------
  241. * FPGA stuff
  242. */
  243. /* FPGA program pin configuration */
  244. #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  245. #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  246. #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  247. #define CFG_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
  248. #define CFG_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
  249. /*-----------------------------------------------------------------------
  250. * Definitions for initial stack pointer and data area (in data cache)
  251. */
  252. #if 1 /* test-only */
  253. #define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
  254. #define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
  255. #else
  256. #define CFG_INIT_RAM_ADDR 0x00df0000 /* inside of SDRAM */
  257. #endif
  258. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  259. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  260. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  261. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  262. /*
  263. * Internal Definitions
  264. *
  265. * Boot Flags
  266. */
  267. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  268. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  269. #endif /* __CONFIG_H */