spd_sdram.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782
  1. /*
  2. * (C) Copyright 2001
  3. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  4. *
  5. * Based on code by:
  6. *
  7. * Kenneth Johansson ,Ericsson AB.
  8. * kenneth.johansson@etx.ericsson.se
  9. *
  10. * hacked up by bill hunter. fixed so we could run before
  11. * serial_init and console_init. previous version avoided this by
  12. * running out of cache memory during serial/console init, then running
  13. * this code later.
  14. *
  15. * (C) Copyright 2002
  16. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  17. * Support for AMCC 440 based on OpenBIOS draminit.c from IBM.
  18. *
  19. * (C) Copyright 2005
  20. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  21. *
  22. * See file CREDITS for list of people who contributed to this
  23. * project.
  24. *
  25. * This program is free software; you can redistribute it and/or
  26. * modify it under the terms of the GNU General Public License as
  27. * published by the Free Software Foundation; either version 2 of
  28. * the License, or (at your option) any later version.
  29. *
  30. * This program is distributed in the hope that it will be useful,
  31. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  32. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  33. * GNU General Public License for more details.
  34. *
  35. * You should have received a copy of the GNU General Public License
  36. * along with this program; if not, write to the Free Software
  37. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  38. * MA 02111-1307 USA
  39. */
  40. #include <common.h>
  41. #include <asm/processor.h>
  42. #include <i2c.h>
  43. #include <ppc4xx.h>
  44. #ifdef CONFIG_SPD_EEPROM
  45. /*
  46. * Set default values
  47. */
  48. #ifndef CFG_I2C_SPEED
  49. #define CFG_I2C_SPEED 50000
  50. #endif
  51. #ifndef CFG_I2C_SLAVE
  52. #define CFG_I2C_SLAVE 0xFE
  53. #endif
  54. #define ONE_BILLION 1000000000
  55. #ifndef CONFIG_440 /* for 405 WALNUT/SYCAMORE/BUBINGA boards */
  56. #define SDRAM0_CFG_DCE 0x80000000
  57. #define SDRAM0_CFG_SRE 0x40000000
  58. #define SDRAM0_CFG_PME 0x20000000
  59. #define SDRAM0_CFG_MEMCHK 0x10000000
  60. #define SDRAM0_CFG_REGEN 0x08000000
  61. #define SDRAM0_CFG_ECCDD 0x00400000
  62. #define SDRAM0_CFG_EMDULR 0x00200000
  63. #define SDRAM0_CFG_DRW_SHIFT (31-6)
  64. #define SDRAM0_CFG_BRPF_SHIFT (31-8)
  65. #define SDRAM0_TR_CASL_SHIFT (31-8)
  66. #define SDRAM0_TR_PTA_SHIFT (31-13)
  67. #define SDRAM0_TR_CTP_SHIFT (31-15)
  68. #define SDRAM0_TR_LDF_SHIFT (31-17)
  69. #define SDRAM0_TR_RFTA_SHIFT (31-29)
  70. #define SDRAM0_TR_RCD_SHIFT (31-31)
  71. #define SDRAM0_RTR_SHIFT (31-15)
  72. #define SDRAM0_ECCCFG_SHIFT (31-11)
  73. /* SDRAM0_CFG enable macro */
  74. #define SDRAM0_CFG_BRPF(x) ( ( x & 0x3)<< SDRAM0_CFG_BRPF_SHIFT )
  75. #define SDRAM0_BXCR_SZ_MASK 0x000e0000
  76. #define SDRAM0_BXCR_AM_MASK 0x0000e000
  77. #define SDRAM0_BXCR_SZ_SHIFT (31-14)
  78. #define SDRAM0_BXCR_AM_SHIFT (31-18)
  79. #define SDRAM0_BXCR_SZ(x) ( (( x << SDRAM0_BXCR_SZ_SHIFT) & SDRAM0_BXCR_SZ_MASK) )
  80. #define SDRAM0_BXCR_AM(x) ( (( x << SDRAM0_BXCR_AM_SHIFT) & SDRAM0_BXCR_AM_MASK) )
  81. #ifdef CONFIG_SPDDRAM_SILENT
  82. # define SPD_ERR(x) do { return 0; } while (0)
  83. #else
  84. # define SPD_ERR(x) do { printf(x); return(0); } while (0)
  85. #endif
  86. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  87. /* function prototypes */
  88. int spd_read(uint addr);
  89. /*
  90. * This function is reading data from the DIMM module EEPROM over the SPD bus
  91. * and uses that to program the sdram controller.
  92. *
  93. * This works on boards that has the same schematics that the AMCC walnut has.
  94. *
  95. * Input: null for default I2C spd functions or a pointer to a custom function
  96. * returning spd_data.
  97. */
  98. long int spd_sdram(int(read_spd)(uint addr))
  99. {
  100. int tmp,row,col;
  101. int total_size,bank_size,bank_code;
  102. int ecc_on;
  103. int mode;
  104. int bank_cnt;
  105. int sdram0_pmit=0x07c00000;
  106. #ifndef CONFIG_405EP /* not on PPC405EP */
  107. int sdram0_besr0=-1;
  108. int sdram0_besr1=-1;
  109. int sdram0_eccesr=-1;
  110. #endif
  111. int sdram0_ecccfg;
  112. int sdram0_rtr=0;
  113. int sdram0_tr=0;
  114. int sdram0_b0cr;
  115. int sdram0_b1cr;
  116. int sdram0_b2cr;
  117. int sdram0_b3cr;
  118. int sdram0_cfg=0;
  119. int t_rp;
  120. int t_rcd;
  121. int t_ras;
  122. int t_rc;
  123. int min_cas;
  124. PPC405_SYS_INFO sys_info;
  125. unsigned long bus_period_x_10;
  126. /*
  127. * get the board info
  128. */
  129. get_sys_info(&sys_info);
  130. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  131. if (read_spd == 0){
  132. read_spd=spd_read;
  133. /*
  134. * Make sure I2C controller is initialized
  135. * before continuing.
  136. */
  137. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  138. }
  139. /* Make shure we are using SDRAM */
  140. if (read_spd(2) != 0x04) {
  141. SPD_ERR("SDRAM - non SDRAM memory module found\n");
  142. }
  143. /* ------------------------------------------------------------------
  144. * configure memory timing register
  145. *
  146. * data from DIMM:
  147. * 27 IN Row Precharge Time ( t RP)
  148. * 29 MIN RAS to CAS Delay ( t RCD)
  149. * 127 Component and Clock Detail ,clk0-clk3, junction temp, CAS
  150. * -------------------------------------------------------------------*/
  151. /*
  152. * first figure out which cas latency mode to use
  153. * use the min supported mode
  154. */
  155. tmp = read_spd(127) & 0x6;
  156. if (tmp == 0x02){ /* only cas = 2 supported */
  157. min_cas = 2;
  158. /* t_ck = read_spd(9); */
  159. /* t_ac = read_spd(10); */
  160. } else if (tmp == 0x04) { /* only cas = 3 supported */
  161. min_cas = 3;
  162. /* t_ck = read_spd(9); */
  163. /* t_ac = read_spd(10); */
  164. } else if (tmp == 0x06) { /* 2,3 supported, so use 2 */
  165. min_cas = 2;
  166. /* t_ck = read_spd(23); */
  167. /* t_ac = read_spd(24); */
  168. } else {
  169. SPD_ERR("SDRAM - unsupported CAS latency \n");
  170. }
  171. /* get some timing values, t_rp,t_rcd,t_ras,t_rc
  172. */
  173. t_rp = read_spd(27);
  174. t_rcd = read_spd(29);
  175. t_ras = read_spd(30);
  176. t_rc = t_ras + t_rp;
  177. /* The following timing calcs subtract 1 before deviding.
  178. * this has effect of using ceiling instead of floor rounding,
  179. * and also subtracting 1 to convert number to reg value
  180. */
  181. /* set up CASL */
  182. sdram0_tr = (min_cas - 1) << SDRAM0_TR_CASL_SHIFT;
  183. /* set up PTA */
  184. sdram0_tr |= ((((t_rp - 1) * 10)/bus_period_x_10) & 0x3) << SDRAM0_TR_PTA_SHIFT;
  185. /* set up CTP */
  186. tmp = (((t_rc - t_rcd - t_rp -1) * 10) / bus_period_x_10) & 0x3;
  187. if (tmp < 1)
  188. tmp = 1;
  189. sdram0_tr |= tmp << SDRAM0_TR_CTP_SHIFT;
  190. /* set LDF = 2 cycles, reg value = 1 */
  191. sdram0_tr |= 1 << SDRAM0_TR_LDF_SHIFT;
  192. /* set RFTA = t_rfc/bus_period, use t_rfc = t_rc */
  193. tmp = (((t_rc - 1) * 10) / bus_period_x_10) - 3;
  194. if (tmp < 0)
  195. tmp = 0;
  196. if (tmp > 6)
  197. tmp = 6;
  198. sdram0_tr |= tmp << SDRAM0_TR_RFTA_SHIFT;
  199. /* set RCD = t_rcd/bus_period*/
  200. sdram0_tr |= ((((t_rcd - 1) * 10) / bus_period_x_10) &0x3) << SDRAM0_TR_RCD_SHIFT ;
  201. /*------------------------------------------------------------------
  202. * configure RTR register
  203. * -------------------------------------------------------------------*/
  204. row = read_spd(3);
  205. col = read_spd(4);
  206. tmp = read_spd(12) & 0x7f ; /* refresh type less self refresh bit */
  207. switch (tmp) {
  208. case 0x00:
  209. tmp = 15625;
  210. break;
  211. case 0x01:
  212. tmp = 15625 / 4;
  213. break;
  214. case 0x02:
  215. tmp = 15625 / 2;
  216. break;
  217. case 0x03:
  218. tmp = 15625 * 2;
  219. break;
  220. case 0x04:
  221. tmp = 15625 * 4;
  222. break;
  223. case 0x05:
  224. tmp = 15625 * 8;
  225. break;
  226. default:
  227. SPD_ERR("SDRAM - Bad refresh period \n");
  228. }
  229. /* convert from nsec to bus cycles */
  230. tmp = (tmp * 10) / bus_period_x_10;
  231. sdram0_rtr = (tmp & 0x3ff8) << SDRAM0_RTR_SHIFT;
  232. /*------------------------------------------------------------------
  233. * determine the number of banks used
  234. * -------------------------------------------------------------------*/
  235. /* byte 7:6 is module data width */
  236. if (read_spd(7) != 0)
  237. SPD_ERR("SDRAM - unsupported module width\n");
  238. tmp = read_spd(6);
  239. if (tmp < 32)
  240. SPD_ERR("SDRAM - unsupported module width\n");
  241. else if (tmp < 64)
  242. bank_cnt = 1; /* one bank per sdram side */
  243. else if (tmp < 73)
  244. bank_cnt = 2; /* need two banks per side */
  245. else if (tmp < 161)
  246. bank_cnt = 4; /* need four banks per side */
  247. else
  248. SPD_ERR("SDRAM - unsupported module width\n");
  249. /* byte 5 is the module row count (refered to as dimm "sides") */
  250. tmp = read_spd(5);
  251. if (tmp == 1)
  252. ;
  253. else if (tmp==2)
  254. bank_cnt *= 2;
  255. else if (tmp==4)
  256. bank_cnt *= 4;
  257. else
  258. bank_cnt = 8; /* 8 is an error code */
  259. if (bank_cnt > 4) /* we only have 4 banks to work with */
  260. SPD_ERR("SDRAM - unsupported module rows for this width\n");
  261. /* now check for ECC ability of module. We only support ECC
  262. * on 32 bit wide devices with 8 bit ECC.
  263. */
  264. if ((read_spd(11)==2) && (read_spd(6)==40) && (read_spd(14)==8)) {
  265. sdram0_ecccfg = 0xf << SDRAM0_ECCCFG_SHIFT;
  266. ecc_on = 1;
  267. } else {
  268. sdram0_ecccfg = 0;
  269. ecc_on = 0;
  270. }
  271. /*------------------------------------------------------------------
  272. * calculate total size
  273. * -------------------------------------------------------------------*/
  274. /* calculate total size and do sanity check */
  275. tmp = read_spd(31);
  276. total_size = 1 << 22; /* total_size = 4MB */
  277. /* now multiply 4M by the smallest device row density */
  278. /* note that we don't support asymetric rows */
  279. while (((tmp & 0x0001) == 0) && (tmp != 0)) {
  280. total_size = total_size << 1;
  281. tmp = tmp >> 1;
  282. }
  283. total_size *= read_spd(5); /* mult by module rows (dimm sides) */
  284. /*------------------------------------------------------------------
  285. * map rows * cols * banks to a mode
  286. * -------------------------------------------------------------------*/
  287. switch (row) {
  288. case 11:
  289. switch (col) {
  290. case 8:
  291. mode=4; /* mode 5 */
  292. break;
  293. case 9:
  294. case 10:
  295. mode=0; /* mode 1 */
  296. break;
  297. default:
  298. SPD_ERR("SDRAM - unsupported mode\n");
  299. }
  300. break;
  301. case 12:
  302. switch (col) {
  303. case 8:
  304. mode=3; /* mode 4 */
  305. break;
  306. case 9:
  307. case 10:
  308. mode=1; /* mode 2 */
  309. break;
  310. default:
  311. SPD_ERR("SDRAM - unsupported mode\n");
  312. }
  313. break;
  314. case 13:
  315. switch (col) {
  316. case 8:
  317. mode=5; /* mode 6 */
  318. break;
  319. case 9:
  320. case 10:
  321. if (read_spd(17) == 2)
  322. mode = 6; /* mode 7 */
  323. else
  324. mode = 2; /* mode 3 */
  325. break;
  326. case 11:
  327. mode = 2; /* mode 3 */
  328. break;
  329. default:
  330. SPD_ERR("SDRAM - unsupported mode\n");
  331. }
  332. break;
  333. default:
  334. SPD_ERR("SDRAM - unsupported mode\n");
  335. }
  336. /*------------------------------------------------------------------
  337. * using the calculated values, compute the bank
  338. * config register values.
  339. * -------------------------------------------------------------------*/
  340. sdram0_b1cr = 0;
  341. sdram0_b2cr = 0;
  342. sdram0_b3cr = 0;
  343. /* compute the size of each bank */
  344. bank_size = total_size / bank_cnt;
  345. /* convert bank size to bank size code for ppc4xx
  346. by takeing log2(bank_size) - 22 */
  347. tmp = bank_size; /* start with tmp = bank_size */
  348. bank_code = 0; /* and bank_code = 0 */
  349. while (tmp > 1) { /* this takes log2 of tmp */
  350. bank_code++; /* and stores result in bank_code */
  351. tmp = tmp >> 1;
  352. } /* bank_code is now log2(bank_size) */
  353. bank_code -= 22; /* subtract 22 to get the code */
  354. tmp = SDRAM0_BXCR_SZ(bank_code) | SDRAM0_BXCR_AM(mode) | 1;
  355. sdram0_b0cr = (bank_size * 0) | tmp;
  356. #ifndef CONFIG_405EP /* not on PPC405EP */
  357. if (bank_cnt > 1)
  358. sdram0_b2cr = (bank_size * 1) | tmp;
  359. if (bank_cnt > 2)
  360. sdram0_b1cr = (bank_size * 2) | tmp;
  361. if (bank_cnt > 3)
  362. sdram0_b3cr = (bank_size * 3) | tmp;
  363. #else
  364. /* PPC405EP chip only supports two SDRAM banks */
  365. if (bank_cnt > 1)
  366. sdram0_b1cr = (bank_size * 1) | tmp;
  367. if (bank_cnt > 2)
  368. total_size = 2 * bank_size;
  369. #endif
  370. /*
  371. * enable sdram controller DCE=1
  372. * enable burst read prefetch to 32 bytes BRPF=2
  373. * leave other functions off
  374. */
  375. /*------------------------------------------------------------------
  376. * now that we've done our calculations, we are ready to
  377. * program all the registers.
  378. * -------------------------------------------------------------------*/
  379. #define mtsdram0(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
  380. /* disable memcontroller so updates work */
  381. mtsdram0( mem_mcopt1, 0 );
  382. #ifndef CONFIG_405EP /* not on PPC405EP */
  383. mtsdram0( mem_besra , sdram0_besr0 );
  384. mtsdram0( mem_besrb , sdram0_besr1 );
  385. mtsdram0( mem_ecccf , sdram0_ecccfg );
  386. mtsdram0( mem_eccerr, sdram0_eccesr );
  387. #endif
  388. mtsdram0( mem_rtr , sdram0_rtr );
  389. mtsdram0( mem_pmit , sdram0_pmit );
  390. mtsdram0( mem_mb0cf , sdram0_b0cr );
  391. mtsdram0( mem_mb1cf , sdram0_b1cr );
  392. #ifndef CONFIG_405EP /* not on PPC405EP */
  393. mtsdram0( mem_mb2cf , sdram0_b2cr );
  394. mtsdram0( mem_mb3cf , sdram0_b3cr );
  395. #endif
  396. mtsdram0( mem_sdtr1 , sdram0_tr );
  397. /* SDRAM have a power on delay, 500 micro should do */
  398. udelay(500);
  399. sdram0_cfg = SDRAM0_CFG_DCE | SDRAM0_CFG_BRPF(1) | SDRAM0_CFG_ECCDD | SDRAM0_CFG_EMDULR;
  400. if (ecc_on)
  401. sdram0_cfg |= SDRAM0_CFG_MEMCHK;
  402. mtsdram0(mem_mcopt1, sdram0_cfg);
  403. return (total_size);
  404. }
  405. int spd_read(uint addr)
  406. {
  407. char data[2];
  408. if (i2c_read(SPD_EEPROM_ADDRESS, addr, 1, data, 1) == 0)
  409. return (int)data[0];
  410. else
  411. return 0;
  412. }
  413. #else /* CONFIG_440 */
  414. /*-----------------------------------------------------------------------------
  415. | Memory Controller Options 0
  416. +-----------------------------------------------------------------------------*/
  417. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  418. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  419. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  420. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  421. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  422. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  423. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  424. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  425. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  426. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  427. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  428. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  429. /*-----------------------------------------------------------------------------
  430. | Memory Controller Options 1
  431. +-----------------------------------------------------------------------------*/
  432. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  433. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  434. /*-----------------------------------------------------------------------------+
  435. | SDRAM DEVPOT Options
  436. +-----------------------------------------------------------------------------*/
  437. #define SDRAM_DEVOPT_DLL 0x80000000
  438. #define SDRAM_DEVOPT_DS 0x40000000
  439. /*-----------------------------------------------------------------------------+
  440. | SDRAM MCSTS Options
  441. +-----------------------------------------------------------------------------*/
  442. #define SDRAM_MCSTS_MRSC 0x80000000
  443. #define SDRAM_MCSTS_SRMS 0x40000000
  444. #define SDRAM_MCSTS_CIS 0x20000000
  445. /*-----------------------------------------------------------------------------
  446. | SDRAM Refresh Timer Register
  447. +-----------------------------------------------------------------------------*/
  448. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  449. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  450. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  451. /*-----------------------------------------------------------------------------+
  452. | SDRAM UABus Base Address Reg
  453. +-----------------------------------------------------------------------------*/
  454. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  455. /*-----------------------------------------------------------------------------+
  456. | Memory Bank 0-7 configuration
  457. +-----------------------------------------------------------------------------*/
  458. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  459. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  460. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  461. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  462. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  463. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  464. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  465. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  466. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  467. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  468. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  469. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  470. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  471. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  472. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  473. /*-----------------------------------------------------------------------------+
  474. | SDRAM TR0 Options
  475. +-----------------------------------------------------------------------------*/
  476. #define SDRAM_TR0_SDWR_MASK 0x80000000
  477. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  478. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  479. #define SDRAM_TR0_SDWD_MASK 0x40000000
  480. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  481. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  482. #define SDRAM_TR0_SDCL_MASK 0x01800000
  483. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  484. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  485. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  486. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  487. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  488. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  489. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  490. #define SDRAM_TR0_SDCP_MASK 0x00030000
  491. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  492. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  493. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  494. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  495. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  496. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  497. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  498. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  499. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  500. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  501. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  502. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  503. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  504. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  505. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  506. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  507. #define SDRAM_TR0_SDRD_MASK 0x00000003
  508. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  509. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  510. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  511. /*-----------------------------------------------------------------------------+
  512. | SDRAM TR1 Options
  513. +-----------------------------------------------------------------------------*/
  514. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  515. #define SDRAM_TR1_RDSS_TR0 0x00000000
  516. #define SDRAM_TR1_RDSS_TR1 0x40000000
  517. #define SDRAM_TR1_RDSS_TR2 0x80000000
  518. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  519. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  520. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  521. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  522. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  523. #define SDRAM_TR1_RDCD_MASK 0x00000800
  524. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  525. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  526. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  527. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  528. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  529. #define SDRAM_TR1_RDCT_MIN 0x00000000
  530. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  531. /*-----------------------------------------------------------------------------+
  532. | SDRAM WDDCTR Options
  533. +-----------------------------------------------------------------------------*/
  534. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  535. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  536. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  537. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  538. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  539. /*-----------------------------------------------------------------------------+
  540. | SDRAM CLKTR Options
  541. +-----------------------------------------------------------------------------*/
  542. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  543. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  544. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  545. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  546. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  547. /*-----------------------------------------------------------------------------+
  548. | SDRAM DLYCAL Options
  549. +-----------------------------------------------------------------------------*/
  550. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  551. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  552. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  553. /*-----------------------------------------------------------------------------+
  554. | General Definition
  555. +-----------------------------------------------------------------------------*/
  556. #define DEFAULT_SPD_ADDR1 0x53
  557. #define DEFAULT_SPD_ADDR2 0x52
  558. #define MAXBANKS 4 /* at most 4 dimm banks */
  559. #define MAX_SPD_BYTES 256
  560. #define NUMHALFCYCLES 4
  561. #define NUMMEMTESTS 8
  562. #define NUMMEMWORDS 8
  563. #define MAXBXCR 4
  564. #define TRUE 1
  565. #define FALSE 0
  566. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  567. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  568. 0xFFFFFFFF, 0xFFFFFFFF},
  569. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  570. 0x00000000, 0x00000000},
  571. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  572. 0x55555555, 0x55555555},
  573. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  574. 0xAAAAAAAA, 0xAAAAAAAA},
  575. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  576. 0x5A5A5A5A, 0x5A5A5A5A},
  577. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  578. 0xA5A5A5A5, 0xA5A5A5A5},
  579. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  580. 0x55AA55AA, 0x55AA55AA},
  581. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  582. 0xAA55AA55, 0xAA55AA55}
  583. };
  584. unsigned char spd_read(uchar chip, uint addr);
  585. void get_spd_info(unsigned long* dimm_populated,
  586. unsigned char* iic0_dimm_addr,
  587. unsigned long num_dimm_banks);
  588. void check_mem_type
  589. (unsigned long* dimm_populated,
  590. unsigned char* iic0_dimm_addr,
  591. unsigned long num_dimm_banks);
  592. void check_volt_type
  593. (unsigned long* dimm_populated,
  594. unsigned char* iic0_dimm_addr,
  595. unsigned long num_dimm_banks);
  596. void program_cfg0(unsigned long* dimm_populated,
  597. unsigned char* iic0_dimm_addr,
  598. unsigned long num_dimm_banks);
  599. void program_cfg1(unsigned long* dimm_populated,
  600. unsigned char* iic0_dimm_addr,
  601. unsigned long num_dimm_banks);
  602. void program_rtr (unsigned long* dimm_populated,
  603. unsigned char* iic0_dimm_addr,
  604. unsigned long num_dimm_banks);
  605. void program_tr0 (unsigned long* dimm_populated,
  606. unsigned char* iic0_dimm_addr,
  607. unsigned long num_dimm_banks);
  608. void program_tr1 (void);
  609. void program_ecc (unsigned long num_bytes);
  610. unsigned
  611. long program_bxcr(unsigned long* dimm_populated,
  612. unsigned char* iic0_dimm_addr,
  613. unsigned long num_dimm_banks);
  614. /*
  615. * This function is reading data from the DIMM module EEPROM over the SPD bus
  616. * and uses that to program the sdram controller.
  617. *
  618. * This works on boards that has the same schematics that the AMCC walnut has.
  619. *
  620. * BUG: Don't handle ECC memory
  621. * BUG: A few values in the TR register is currently hardcoded
  622. */
  623. long int spd_sdram(void) {
  624. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  625. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  626. unsigned long total_size;
  627. unsigned long cfg0;
  628. unsigned long mcsts;
  629. unsigned long num_dimm_banks; /* on board dimm banks */
  630. num_dimm_banks = sizeof(iic0_dimm_addr);
  631. /*
  632. * Make sure I2C controller is initialized
  633. * before continuing.
  634. */
  635. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  636. /*
  637. * Read the SPD information using I2C interface. Check to see if the
  638. * DIMM slots are populated.
  639. */
  640. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  641. /*
  642. * Check the memory type for the dimms plugged.
  643. */
  644. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  645. /*
  646. * Check the voltage type for the dimms plugged.
  647. */
  648. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  649. #if defined(CONFIG_440GX)
  650. /*
  651. * Soft-reset SDRAM controller.
  652. */
  653. mtsdr(sdr_srst, SDR0_SRST_DMC);
  654. mtsdr(sdr_srst, 0x00000000);
  655. #endif
  656. /*
  657. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  658. */
  659. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  660. /*
  661. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  662. */
  663. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  664. /*
  665. * program SDRAM refresh register (SDRAM0_RTR)
  666. */
  667. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  668. /*
  669. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  670. */
  671. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  672. /*
  673. * program the BxCR registers to find out total sdram installed
  674. */
  675. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  676. num_dimm_banks);
  677. /*
  678. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  679. */
  680. mtsdram(mem_clktr, 0x40000000);
  681. /*
  682. * delay to ensure 200 usec has elapsed
  683. */
  684. udelay(400);
  685. /*
  686. * enable the memory controller
  687. */
  688. mfsdram(mem_cfg0, cfg0);
  689. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  690. /*
  691. * wait for SDRAM_CFG0_DC_EN to complete
  692. */
  693. while (1) {
  694. mfsdram(mem_mcsts, mcsts);
  695. if ((mcsts & SDRAM_MCSTS_MRSC) != 0) {
  696. break;
  697. }
  698. }
  699. /*
  700. * program SDRAM Timing Register 1, adding some delays
  701. */
  702. program_tr1();
  703. /*
  704. * if ECC is enabled, initialize parity bits
  705. */
  706. return total_size;
  707. }
  708. unsigned char spd_read(uchar chip, uint addr) {
  709. unsigned char data[2];
  710. if (i2c_probe(chip) == 0) {
  711. if (i2c_read(chip, addr, 1, data, 1) == 0) {
  712. return data[0];
  713. }
  714. }
  715. return 0;
  716. }
  717. void get_spd_info(unsigned long* dimm_populated,
  718. unsigned char* iic0_dimm_addr,
  719. unsigned long num_dimm_banks)
  720. {
  721. unsigned long dimm_num;
  722. unsigned long dimm_found;
  723. unsigned char num_of_bytes;
  724. unsigned char total_size;
  725. dimm_found = FALSE;
  726. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  727. num_of_bytes = 0;
  728. total_size = 0;
  729. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  730. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  731. if ((num_of_bytes != 0) && (total_size != 0)) {
  732. dimm_populated[dimm_num] = TRUE;
  733. dimm_found = TRUE;
  734. #if 0
  735. printf("DIMM slot %lu: populated\n", dimm_num);
  736. #endif
  737. } else {
  738. dimm_populated[dimm_num] = FALSE;
  739. #if 0
  740. printf("DIMM slot %lu: Not populated\n", dimm_num);
  741. #endif
  742. }
  743. }
  744. #ifndef CONFIG_BAMBOO /* bamboo has onboard DDR _and_ DDR DIMM's */
  745. if (dimm_found == FALSE) {
  746. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  747. hang();
  748. }
  749. #endif /* CONFIG_BAMBOO */
  750. }
  751. void check_mem_type(unsigned long* dimm_populated,
  752. unsigned char* iic0_dimm_addr,
  753. unsigned long num_dimm_banks)
  754. {
  755. unsigned long dimm_num;
  756. unsigned char dimm_type;
  757. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  758. if (dimm_populated[dimm_num] == TRUE) {
  759. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  760. switch (dimm_type) {
  761. case 7:
  762. #if 0
  763. printf("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  764. #endif
  765. break;
  766. default:
  767. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  768. dimm_num);
  769. printf("Only DDR SDRAM DIMMs are supported.\n");
  770. printf("Replace the DIMM module with a supported DIMM.\n\n");
  771. hang();
  772. break;
  773. }
  774. }
  775. }
  776. }
  777. void check_volt_type(unsigned long* dimm_populated,
  778. unsigned char* iic0_dimm_addr,
  779. unsigned long num_dimm_banks)
  780. {
  781. unsigned long dimm_num;
  782. unsigned long voltage_type;
  783. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  784. if (dimm_populated[dimm_num] == TRUE) {
  785. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  786. if (voltage_type != 0x04) {
  787. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  788. dimm_num);
  789. hang();
  790. } else {
  791. #if 0
  792. printf("DIMM %lu voltage level supported.\n", dimm_num);
  793. #endif
  794. }
  795. break;
  796. }
  797. }
  798. }
  799. void program_cfg0(unsigned long* dimm_populated,
  800. unsigned char* iic0_dimm_addr,
  801. unsigned long num_dimm_banks)
  802. {
  803. unsigned long dimm_num;
  804. unsigned long cfg0;
  805. unsigned long ecc_enabled;
  806. unsigned char ecc;
  807. unsigned char attributes;
  808. unsigned long data_width;
  809. unsigned long dimm_32bit;
  810. unsigned long dimm_64bit;
  811. /*
  812. * get Memory Controller Options 0 data
  813. */
  814. mfsdram(mem_cfg0, cfg0);
  815. /*
  816. * clear bits
  817. */
  818. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  819. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  820. SDRAM_CFG0_DMWD_MASK |
  821. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  822. /*
  823. * FIXME: assume the DDR SDRAMs in both banks are the same
  824. */
  825. ecc_enabled = TRUE;
  826. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  827. if (dimm_populated[dimm_num] == TRUE) {
  828. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  829. if (ecc != 0x02) {
  830. ecc_enabled = FALSE;
  831. }
  832. /*
  833. * program Registered DIMM Enable
  834. */
  835. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  836. if ((attributes & 0x02) != 0x00) {
  837. cfg0 |= SDRAM_CFG0_RDEN;
  838. }
  839. /*
  840. * program DDR SDRAM Data Width
  841. */
  842. data_width =
  843. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  844. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  845. if (data_width == 64 || data_width == 72) {
  846. dimm_64bit = TRUE;
  847. cfg0 |= SDRAM_CFG0_DMWD_64;
  848. } else if (data_width == 32 || data_width == 40) {
  849. dimm_32bit = TRUE;
  850. cfg0 |= SDRAM_CFG0_DMWD_32;
  851. } else {
  852. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  853. data_width);
  854. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  855. hang();
  856. }
  857. break;
  858. }
  859. }
  860. /*
  861. * program Memory Data Error Checking
  862. */
  863. if (ecc_enabled == TRUE) {
  864. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  865. } else {
  866. cfg0 |= SDRAM_CFG0_MCHK_NON;
  867. }
  868. /*
  869. * program Page Management Unit
  870. */
  871. cfg0 |= SDRAM_CFG0_PMUD;
  872. /*
  873. * program Memory Controller Options 0
  874. * Note: DCEN must be enabled after all DDR SDRAM controller
  875. * configuration registers get initialized.
  876. */
  877. mtsdram(mem_cfg0, cfg0);
  878. }
  879. void program_cfg1(unsigned long* dimm_populated,
  880. unsigned char* iic0_dimm_addr,
  881. unsigned long num_dimm_banks)
  882. {
  883. unsigned long cfg1;
  884. mfsdram(mem_cfg1, cfg1);
  885. /*
  886. * Self-refresh exit, disable PM
  887. */
  888. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  889. /*
  890. * program Memory Controller Options 1
  891. */
  892. mtsdram(mem_cfg1, cfg1);
  893. }
  894. void program_rtr (unsigned long* dimm_populated,
  895. unsigned char* iic0_dimm_addr,
  896. unsigned long num_dimm_banks)
  897. {
  898. unsigned long dimm_num;
  899. unsigned long bus_period_x_10;
  900. unsigned long refresh_rate = 0;
  901. unsigned char refresh_rate_type;
  902. unsigned long refresh_interval;
  903. unsigned long sdram_rtr;
  904. PPC440_SYS_INFO sys_info;
  905. /*
  906. * get the board info
  907. */
  908. get_sys_info(&sys_info);
  909. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  910. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  911. if (dimm_populated[dimm_num] == TRUE) {
  912. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  913. switch (refresh_rate_type) {
  914. case 0x00:
  915. refresh_rate = 15625;
  916. break;
  917. case 0x01:
  918. refresh_rate = 15625/4;
  919. break;
  920. case 0x02:
  921. refresh_rate = 15625/2;
  922. break;
  923. case 0x03:
  924. refresh_rate = 15626*2;
  925. break;
  926. case 0x04:
  927. refresh_rate = 15625*4;
  928. break;
  929. case 0x05:
  930. refresh_rate = 15625*8;
  931. break;
  932. default:
  933. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  934. dimm_num);
  935. printf("Replace the DIMM module with a supported DIMM.\n");
  936. break;
  937. }
  938. break;
  939. }
  940. }
  941. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  942. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  943. /*
  944. * program Refresh Timer Register (SDRAM0_RTR)
  945. */
  946. mtsdram(mem_rtr, sdram_rtr);
  947. }
  948. void program_tr0 (unsigned long* dimm_populated,
  949. unsigned char* iic0_dimm_addr,
  950. unsigned long num_dimm_banks)
  951. {
  952. unsigned long dimm_num;
  953. unsigned long tr0;
  954. unsigned char wcsbc;
  955. unsigned char t_rp_ns;
  956. unsigned char t_rcd_ns;
  957. unsigned char t_ras_ns;
  958. unsigned long t_rp_clk;
  959. unsigned long t_ras_rcd_clk;
  960. unsigned long t_rcd_clk;
  961. unsigned long t_rfc_clk;
  962. unsigned long plb_check;
  963. unsigned char cas_bit;
  964. unsigned long cas_index;
  965. unsigned char cas_2_0_available;
  966. unsigned char cas_2_5_available;
  967. unsigned char cas_3_0_available;
  968. unsigned long cycle_time_ns_x_10[3];
  969. unsigned long tcyc_3_0_ns_x_10;
  970. unsigned long tcyc_2_5_ns_x_10;
  971. unsigned long tcyc_2_0_ns_x_10;
  972. unsigned long tcyc_reg;
  973. unsigned long bus_period_x_10;
  974. PPC440_SYS_INFO sys_info;
  975. unsigned long residue;
  976. /*
  977. * get the board info
  978. */
  979. get_sys_info(&sys_info);
  980. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  981. /*
  982. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  983. */
  984. mfsdram(mem_tr0, tr0);
  985. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  986. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  987. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  988. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  989. /*
  990. * initialization
  991. */
  992. wcsbc = 0;
  993. t_rp_ns = 0;
  994. t_rcd_ns = 0;
  995. t_ras_ns = 0;
  996. cas_2_0_available = TRUE;
  997. cas_2_5_available = TRUE;
  998. cas_3_0_available = TRUE;
  999. tcyc_2_0_ns_x_10 = 0;
  1000. tcyc_2_5_ns_x_10 = 0;
  1001. tcyc_3_0_ns_x_10 = 0;
  1002. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1003. if (dimm_populated[dimm_num] == TRUE) {
  1004. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  1005. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  1006. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  1007. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  1008. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1009. for (cas_index = 0; cas_index < 3; cas_index++) {
  1010. switch (cas_index) {
  1011. case 0:
  1012. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1013. break;
  1014. case 1:
  1015. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1016. break;
  1017. default:
  1018. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1019. break;
  1020. }
  1021. if ((tcyc_reg & 0x0F) >= 10) {
  1022. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  1023. dimm_num);
  1024. hang();
  1025. }
  1026. cycle_time_ns_x_10[cas_index] =
  1027. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  1028. }
  1029. cas_index = 0;
  1030. if ((cas_bit & 0x80) != 0) {
  1031. cas_index += 3;
  1032. } else if ((cas_bit & 0x40) != 0) {
  1033. cas_index += 2;
  1034. } else if ((cas_bit & 0x20) != 0) {
  1035. cas_index += 1;
  1036. }
  1037. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  1038. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1039. cas_index++;
  1040. } else {
  1041. if (cas_index != 0) {
  1042. cas_index++;
  1043. }
  1044. cas_3_0_available = FALSE;
  1045. }
  1046. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  1047. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1048. cas_index++;
  1049. } else {
  1050. if (cas_index != 0) {
  1051. cas_index++;
  1052. }
  1053. cas_2_5_available = FALSE;
  1054. }
  1055. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  1056. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1057. cas_index++;
  1058. } else {
  1059. if (cas_index != 0) {
  1060. cas_index++;
  1061. }
  1062. cas_2_0_available = FALSE;
  1063. }
  1064. break;
  1065. }
  1066. }
  1067. /*
  1068. * Program SD_WR and SD_WCSBC fields
  1069. */
  1070. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  1071. switch (wcsbc) {
  1072. case 0:
  1073. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  1074. break;
  1075. default:
  1076. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  1077. break;
  1078. }
  1079. /*
  1080. * Program SD_CASL field
  1081. */
  1082. if ((cas_2_0_available == TRUE) &&
  1083. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  1084. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  1085. } else if ((cas_2_5_available == TRUE) &&
  1086. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  1087. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  1088. } else if ((cas_3_0_available == TRUE) &&
  1089. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  1090. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  1091. } else {
  1092. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  1093. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1094. printf("Make sure the PLB speed is within the supported range.\n");
  1095. hang();
  1096. }
  1097. /*
  1098. * Calculate Trp in clock cycles and round up if necessary
  1099. * Program SD_PTA field
  1100. */
  1101. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  1102. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  1103. if (sys_info.freqPLB != plb_check) {
  1104. t_rp_clk++;
  1105. }
  1106. switch ((unsigned long)t_rp_clk) {
  1107. case 0:
  1108. case 1:
  1109. case 2:
  1110. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  1111. break;
  1112. case 3:
  1113. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  1114. break;
  1115. default:
  1116. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  1117. break;
  1118. }
  1119. /*
  1120. * Program SD_CTP field
  1121. */
  1122. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  1123. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  1124. if (sys_info.freqPLB != plb_check) {
  1125. t_ras_rcd_clk++;
  1126. }
  1127. switch (t_ras_rcd_clk) {
  1128. case 0:
  1129. case 1:
  1130. case 2:
  1131. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  1132. break;
  1133. case 3:
  1134. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  1135. break;
  1136. case 4:
  1137. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  1138. break;
  1139. default:
  1140. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  1141. break;
  1142. }
  1143. /*
  1144. * Program SD_LDF field
  1145. */
  1146. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  1147. /*
  1148. * Program SD_RFTA field
  1149. * FIXME tRFC hardcoded as 75 nanoseconds
  1150. */
  1151. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  1152. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  1153. if (residue >= (ONE_BILLION / 150)) {
  1154. t_rfc_clk++;
  1155. }
  1156. switch (t_rfc_clk) {
  1157. case 0:
  1158. case 1:
  1159. case 2:
  1160. case 3:
  1161. case 4:
  1162. case 5:
  1163. case 6:
  1164. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  1165. break;
  1166. case 7:
  1167. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  1168. break;
  1169. case 8:
  1170. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  1171. break;
  1172. case 9:
  1173. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  1174. break;
  1175. case 10:
  1176. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  1177. break;
  1178. case 11:
  1179. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  1180. break;
  1181. case 12:
  1182. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  1183. break;
  1184. default:
  1185. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  1186. break;
  1187. }
  1188. /*
  1189. * Program SD_RCD field
  1190. */
  1191. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  1192. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  1193. if (sys_info.freqPLB != plb_check) {
  1194. t_rcd_clk++;
  1195. }
  1196. switch (t_rcd_clk) {
  1197. case 0:
  1198. case 1:
  1199. case 2:
  1200. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  1201. break;
  1202. case 3:
  1203. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  1204. break;
  1205. default:
  1206. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  1207. break;
  1208. }
  1209. #if 0
  1210. printf("tr0: %x\n", tr0);
  1211. #endif
  1212. mtsdram(mem_tr0, tr0);
  1213. }
  1214. void program_tr1 (void)
  1215. {
  1216. unsigned long tr0;
  1217. unsigned long tr1;
  1218. unsigned long cfg0;
  1219. unsigned long ecc_temp;
  1220. unsigned long dlycal;
  1221. unsigned long dly_val;
  1222. unsigned long i, j, k;
  1223. unsigned long bxcr_num;
  1224. unsigned long max_pass_length;
  1225. unsigned long current_pass_length;
  1226. unsigned long current_fail_length;
  1227. unsigned long current_start;
  1228. unsigned long rdclt;
  1229. unsigned long rdclt_offset;
  1230. long max_start;
  1231. long max_end;
  1232. long rdclt_average;
  1233. unsigned char window_found;
  1234. unsigned char fail_found;
  1235. unsigned char pass_found;
  1236. unsigned long * membase;
  1237. PPC440_SYS_INFO sys_info;
  1238. /*
  1239. * get the board info
  1240. */
  1241. get_sys_info(&sys_info);
  1242. /*
  1243. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  1244. */
  1245. mfsdram(mem_tr1, tr1);
  1246. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  1247. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  1248. mfsdram(mem_tr0, tr0);
  1249. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  1250. (sys_info.freqPLB > 100000000)) {
  1251. tr1 |= SDRAM_TR1_RDSS_TR2;
  1252. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  1253. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1254. } else {
  1255. tr1 |= SDRAM_TR1_RDSS_TR1;
  1256. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  1257. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1258. }
  1259. /*
  1260. * save CFG0 ECC setting to a temporary variable and turn ECC off
  1261. */
  1262. mfsdram(mem_cfg0, cfg0);
  1263. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  1264. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  1265. /*
  1266. * get the delay line calibration register value
  1267. */
  1268. mfsdram(mem_dlycal, dlycal);
  1269. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  1270. max_pass_length = 0;
  1271. max_start = 0;
  1272. max_end = 0;
  1273. current_pass_length = 0;
  1274. current_fail_length = 0;
  1275. current_start = 0;
  1276. rdclt_offset = 0;
  1277. window_found = FALSE;
  1278. fail_found = FALSE;
  1279. pass_found = FALSE;
  1280. #ifdef DEBUG
  1281. printf("Starting memory test ");
  1282. #endif
  1283. for (k = 0; k < NUMHALFCYCLES; k++) {
  1284. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  1285. /*
  1286. * Set the timing reg for the test.
  1287. */
  1288. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  1289. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1290. mtdcr(memcfga, mem_b0cr + (bxcr_num<<2));
  1291. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  1292. /* Bank is enabled */
  1293. membase = (unsigned long*)
  1294. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  1295. /*
  1296. * Run the short memory test
  1297. */
  1298. for (i = 0; i < NUMMEMTESTS; i++) {
  1299. for (j = 0; j < NUMMEMWORDS; j++) {
  1300. membase[j] = test[i][j];
  1301. ppcDcbf((unsigned long)&(membase[j]));
  1302. }
  1303. for (j = 0; j < NUMMEMWORDS; j++) {
  1304. if (membase[j] != test[i][j]) {
  1305. ppcDcbf((unsigned long)&(membase[j]));
  1306. break;
  1307. }
  1308. ppcDcbf((unsigned long)&(membase[j]));
  1309. }
  1310. if (j < NUMMEMWORDS) {
  1311. break;
  1312. }
  1313. }
  1314. /*
  1315. * see if the rdclt value passed
  1316. */
  1317. if (i < NUMMEMTESTS) {
  1318. break;
  1319. }
  1320. }
  1321. }
  1322. if (bxcr_num == MAXBXCR) {
  1323. if (fail_found == TRUE) {
  1324. pass_found = TRUE;
  1325. if (current_pass_length == 0) {
  1326. current_start = rdclt_offset + rdclt;
  1327. }
  1328. current_fail_length = 0;
  1329. current_pass_length++;
  1330. if (current_pass_length > max_pass_length) {
  1331. max_pass_length = current_pass_length;
  1332. max_start = current_start;
  1333. max_end = rdclt_offset + rdclt;
  1334. }
  1335. }
  1336. } else {
  1337. current_pass_length = 0;
  1338. current_fail_length++;
  1339. if (current_fail_length >= (dly_val>>2)) {
  1340. if (fail_found == FALSE) {
  1341. fail_found = TRUE;
  1342. } else if (pass_found == TRUE) {
  1343. window_found = TRUE;
  1344. break;
  1345. }
  1346. }
  1347. }
  1348. }
  1349. #ifdef DEBUG
  1350. printf(".");
  1351. #endif
  1352. if (window_found == TRUE) {
  1353. break;
  1354. }
  1355. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1356. rdclt_offset += dly_val;
  1357. }
  1358. #ifdef DEBUG
  1359. printf("\n");
  1360. #endif
  1361. /*
  1362. * make sure we find the window
  1363. */
  1364. if (window_found == FALSE) {
  1365. printf("ERROR: Cannot determine a common read delay.\n");
  1366. hang();
  1367. }
  1368. /*
  1369. * restore the orignal ECC setting
  1370. */
  1371. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1372. /*
  1373. * set the SDRAM TR1 RDCD value
  1374. */
  1375. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1376. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1377. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1378. } else {
  1379. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1380. }
  1381. /*
  1382. * set the SDRAM TR1 RDCLT value
  1383. */
  1384. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1385. while (max_end >= (dly_val << 1)) {
  1386. max_end -= (dly_val << 1);
  1387. max_start -= (dly_val << 1);
  1388. }
  1389. rdclt_average = ((max_start + max_end) >> 1);
  1390. if (rdclt_average >= 0x60)
  1391. while (1)
  1392. ;
  1393. if (rdclt_average < 0) {
  1394. rdclt_average = 0;
  1395. }
  1396. if (rdclt_average >= dly_val) {
  1397. rdclt_average -= dly_val;
  1398. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1399. }
  1400. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1401. #if 0
  1402. printf("tr1: %x\n", tr1);
  1403. #endif
  1404. /*
  1405. * program SDRAM Timing Register 1 TR1
  1406. */
  1407. mtsdram(mem_tr1, tr1);
  1408. }
  1409. unsigned long program_bxcr(unsigned long* dimm_populated,
  1410. unsigned char* iic0_dimm_addr,
  1411. unsigned long num_dimm_banks)
  1412. {
  1413. unsigned long dimm_num;
  1414. unsigned long bank_base_addr;
  1415. unsigned long bank_size_bytes;
  1416. unsigned long cr;
  1417. unsigned long i;
  1418. unsigned long temp;
  1419. unsigned char num_row_addr;
  1420. unsigned char num_col_addr;
  1421. unsigned char num_banks;
  1422. unsigned char bank_size_id;
  1423. #ifndef CONFIG_BAMBOO
  1424. unsigned long bxcr_num;
  1425. /*
  1426. * Set the BxCR regs. First, wipe out the bank config registers.
  1427. */
  1428. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1429. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  1430. mtdcr(memcfgd, 0x00000000);
  1431. }
  1432. #endif
  1433. /*
  1434. * reset the bank_base address
  1435. */
  1436. #ifndef CONFIG_BAMBOO
  1437. bank_base_addr = CFG_SDRAM_BASE;
  1438. #else
  1439. bank_base_addr = CFG_SDRAM_ONBOARD_SIZE;
  1440. #endif
  1441. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1442. if (dimm_populated[dimm_num] == TRUE) {
  1443. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1444. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1445. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1446. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1447. /*
  1448. * Set the SDRAM0_BxCR regs
  1449. */
  1450. cr = 0;
  1451. bank_size_bytes = 4 * 1024 * 1024 * bank_size_id;
  1452. switch (bank_size_id) {
  1453. case 0x02:
  1454. cr |= SDRAM_BXCR_SDSZ_8;
  1455. break;
  1456. case 0x04:
  1457. cr |= SDRAM_BXCR_SDSZ_16;
  1458. break;
  1459. case 0x08:
  1460. cr |= SDRAM_BXCR_SDSZ_32;
  1461. break;
  1462. case 0x10:
  1463. cr |= SDRAM_BXCR_SDSZ_64;
  1464. break;
  1465. case 0x20:
  1466. cr |= SDRAM_BXCR_SDSZ_128;
  1467. break;
  1468. case 0x40:
  1469. cr |= SDRAM_BXCR_SDSZ_256;
  1470. break;
  1471. case 0x80:
  1472. cr |= SDRAM_BXCR_SDSZ_512;
  1473. break;
  1474. default:
  1475. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1476. dimm_num);
  1477. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1478. bank_size_id);
  1479. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1480. hang();
  1481. }
  1482. switch (num_col_addr) {
  1483. case 0x08:
  1484. cr |= SDRAM_BXCR_SDAM_1;
  1485. break;
  1486. case 0x09:
  1487. cr |= SDRAM_BXCR_SDAM_2;
  1488. break;
  1489. case 0x0A:
  1490. cr |= SDRAM_BXCR_SDAM_3;
  1491. break;
  1492. case 0x0B:
  1493. cr |= SDRAM_BXCR_SDAM_4;
  1494. break;
  1495. default:
  1496. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1497. dimm_num);
  1498. printf("ERROR: Unsupported value for number of "
  1499. "column addresses: %d.\n", num_col_addr);
  1500. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1501. hang();
  1502. }
  1503. /*
  1504. * enable the bank
  1505. */
  1506. cr |= SDRAM_BXCR_SDBE;
  1507. /*------------------------------------------------------------------
  1508. | This next section is hardware dependent and must be programmed
  1509. | to match the hardware.
  1510. +-----------------------------------------------------------------*/
  1511. if (dimm_num == 0) {
  1512. for (i = 0; i < num_banks; i++) {
  1513. #ifndef CONFIG_BAMBOO
  1514. mtdcr(memcfga, mem_b0cr + (i << 2));
  1515. #else
  1516. mtdcr(memcfga, mem_b1cr + (i << 2));
  1517. #endif
  1518. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1519. SDRAM_BXCR_SDSZ_MASK |
  1520. SDRAM_BXCR_SDAM_MASK |
  1521. SDRAM_BXCR_SDBE);
  1522. cr |= temp;
  1523. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1524. mtdcr(memcfgd, cr);
  1525. bank_base_addr += bank_size_bytes;
  1526. }
  1527. } else {
  1528. for (i = 0; i < num_banks; i++) {
  1529. #ifndef CONFIG_BAMBOO
  1530. mtdcr(memcfga, mem_b2cr + (i << 2));
  1531. #else
  1532. mtdcr(memcfga, mem_b3cr + (i << 2));
  1533. #endif
  1534. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1535. SDRAM_BXCR_SDSZ_MASK |
  1536. SDRAM_BXCR_SDAM_MASK |
  1537. SDRAM_BXCR_SDBE);
  1538. cr |= temp;
  1539. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1540. mtdcr(memcfgd, cr);
  1541. bank_base_addr += bank_size_bytes;
  1542. }
  1543. }
  1544. }
  1545. }
  1546. return(bank_base_addr);
  1547. }
  1548. void program_ecc (unsigned long num_bytes)
  1549. {
  1550. unsigned long bank_base_addr;
  1551. unsigned long current_address;
  1552. unsigned long end_address;
  1553. unsigned long address_increment;
  1554. unsigned long cfg0;
  1555. /*
  1556. * get Memory Controller Options 0 data
  1557. */
  1558. mfsdram(mem_cfg0, cfg0);
  1559. /*
  1560. * reset the bank_base address
  1561. */
  1562. bank_base_addr = CFG_SDRAM_BASE;
  1563. if ((cfg0 & SDRAM_CFG0_MCHK_MASK) != SDRAM_CFG0_MCHK_NON) {
  1564. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1565. SDRAM_CFG0_MCHK_GEN);
  1566. if ((cfg0 & SDRAM_CFG0_DMWD_MASK) == SDRAM_CFG0_DMWD_32) {
  1567. address_increment = 4;
  1568. } else {
  1569. address_increment = 8;
  1570. }
  1571. current_address = (unsigned long)(bank_base_addr);
  1572. end_address = (unsigned long)(bank_base_addr) + num_bytes;
  1573. while (current_address < end_address) {
  1574. *((unsigned long*)current_address) = 0x00000000;
  1575. current_address += address_increment;
  1576. }
  1577. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1578. SDRAM_CFG0_MCHK_CHK);
  1579. }
  1580. }
  1581. #endif /* CONFIG_440 */
  1582. #endif /* CONFIG_SPD_EEPROM */