gth2.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * (C) Copyright 2005
  3. * Thomas.Lange@corelatus.se
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * This file contains the configuration parameters for the gth2 board.
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CONFIG_MIPS32 1 /* MIPS32 CPU core */
  29. #define CONFIG_GTH2 1
  30. #define CONFIG_AU1X00 1 /* alchemy series cpu */
  31. #define CONFIG_AU1000 1
  32. #define CONFIG_MISC_INIT_R 1
  33. #define CONFIG_ETHADDR DE:AD:BE:EF:01:02 /* Ethernet address */
  34. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 seconds */
  35. #define CONFIG_ENV_OVERWRITE 1 /* Allow change of ethernet address */
  36. #define CONFIG_BOOT_RETRY_TIME 5 /* Retry boot in 5 secs */
  37. #define CONFIG_RESET_TO_RETRY 1 /* If timeout waiting for command, perform a reset */
  38. #define CONFIG_BAUDRATE 115200
  39. /* valid baudrates */
  40. #define CFG_BAUDRATE_TABLE { 115200 }
  41. /* Only interrupt boot if space is pressed */
  42. /* If a long serial cable is connected but */
  43. /* other end is dead, garbage will be read */
  44. #define CONFIG_AUTOBOOT_KEYED 1
  45. #define CONFIG_AUTOBOOT_PROMPT "Press space to abort autoboot in %d second\n"
  46. #define CONFIG_AUTOBOOT_DELAY_STR "d"
  47. #define CONFIG_AUTOBOOT_STOP_STR " "
  48. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  49. #define CONFIG_BOOTARGS "panic=1"
  50. #define CONFIG_EXTRA_ENV_SETTINGS \
  51. "addmisc=setenv bootargs $(bootargs) " \
  52. "ethaddr=$(ethaddr) \0" \
  53. "netboot=bootp;run addmisc;bootm\0" \
  54. ""
  55. /* Boot from Compact flash partition 2 as default */
  56. #define CONFIG_BOOTCOMMAND "ide reset;disk 0x81000000 0:2;run addmisc;bootm"
  57. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_IDE | CFG_CMD_DHCP ) & \
  58. ~(CFG_CMD_ENV | CFG_CMD_FAT | CFG_CMD_FLASH | CFG_CMD_FPGA | \
  59. CFG_CMD_MII | CFG_CMD_LOADS | CFG_CMD_LOADB | CFG_CMD_ELF | \
  60. CFG_CMD_BDI | CFG_CMD_BEDBUG | CFG_CMD_NFS | CFG_CMD_AUTOSCRIPT ))
  61. #include <cmd_confdefs.h>
  62. /*
  63. * Miscellaneous configurable options
  64. */
  65. #define CFG_LONGHELP /* undef to save memory */
  66. #define CFG_PROMPT "GTH2 # " /* Monitor Command Prompt */
  67. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  68. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  69. #define CFG_MAXARGS 16 /* max number of command args*/
  70. #define CFG_MALLOC_LEN 128*1024
  71. #define CFG_BOOTPARAMS_LEN 128*1024
  72. #define CFG_MHZ 500
  73. #define CFG_HZ (CFG_MHZ * 1000000) /* FIXME causes overflow in net.c */
  74. #define CFG_SDRAM_BASE 0x80000000 /* Cached addr */
  75. #define CFG_LOAD_ADDR 0x81000000 /* default load address */
  76. #define CFG_MEMTEST_START 0x80100000
  77. #define CFG_MEMTEST_END 0x83000000
  78. #define CONFIG_HW_WATCHDOG 1
  79. /*-----------------------------------------------------------------------
  80. * FLASH and environment organization
  81. */
  82. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  83. #define CFG_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
  84. #define PHYS_FLASH 0xbfc00000 /* Flash Bank #1 */
  85. /* The following #defines are needed to get flash environment right */
  86. #define CFG_MONITOR_BASE TEXT_BASE
  87. #define CFG_MONITOR_LEN (192 << 10)
  88. #define CFG_INIT_SP_OFFSET 0x400000
  89. /* We boot from this flash, selected with dip switch */
  90. #define CFG_FLASH_BASE PHYS_FLASH
  91. /* timeout values are in ticks */
  92. #define CFG_FLASH_ERASE_TOUT (2 * CFG_HZ) /* Timeout for Flash Erase */
  93. #define CFG_FLASH_WRITE_TOUT (2 * CFG_HZ) /* Timeout for Flash Write */
  94. #define CFG_ENV_IS_NOWHERE 1
  95. /* Address and size of Primary Environment Sector */
  96. #define CFG_ENV_ADDR 0xB0030000
  97. #define CFG_ENV_SIZE 0x10000
  98. #define CONFIG_FLASH_16BIT
  99. #define CONFIG_NR_DRAM_BANKS 2
  100. #define CONFIG_NET_MULTI
  101. #define CONFIG_MEMSIZE_IN_BYTES
  102. /*---ATA PCMCIA ------------------------------------*/
  103. #define CFG_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
  104. #define CFG_PCMCIA_MEM_ADDR 0x20000000
  105. #define CFG_PCMCIA_IO_BASE 0x28000000
  106. #define CFG_PCMCIA_ATTR_BASE 0x30000000
  107. #define CONFIG_PCMCIA_SLOT_A
  108. #define CONFIG_ATAPI 1
  109. #define CONFIG_MAC_PARTITION 1
  110. /* We run CF in "true ide" mode or a harddrive via pcmcia */
  111. #define CONFIG_IDE_PCMCIA 1
  112. /* We only support one slot for now */
  113. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  114. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  115. #undef CONFIG_IDE_LED /* LED for ide not supported */
  116. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  117. #define CFG_ATA_IDE0_OFFSET 0
  118. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_IO_BASE
  119. /* Offset for data I/O */
  120. #define CFG_ATA_DATA_OFFSET 0
  121. /* Offset for normal register accesses */
  122. #define CFG_ATA_REG_OFFSET 0
  123. /* Offset for alternate registers */
  124. #define CFG_ATA_ALT_OFFSET 0x0200
  125. /*-----------------------------------------------------------------------
  126. * Cache Configuration
  127. */
  128. #define CFG_DCACHE_SIZE 16384
  129. #define CFG_ICACHE_SIZE 16384
  130. #define CFG_CACHELINE_SIZE 32
  131. #define GPIO_CACONFIG (1<<0)
  132. #define GPIO_DPACONFIG (1<<6)
  133. #define GPIO_ERESET (1<<11)
  134. #define GPIO_EEDQ (1<<17)
  135. #define GPIO_WDI (1<<18)
  136. #define GPIO_RJ1LY (1<<22)
  137. #define GPIO_RJ1LG (1<<23)
  138. #define GPIO_LEDCLK (1<<29)
  139. #define GPIO_LEDD (1<<30)
  140. #define GPIO_CPU_LED (1<<31)
  141. #endif /* __CONFIG_H */