mx31pdk.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
  3. *
  4. * (C) Copyright 2004
  5. * Texas Instruments.
  6. * Richard Woodruff <r-woodruff2@ti.com>
  7. * Kshitij Gupta <kshitij@ti.com>
  8. *
  9. * Configuration settings for the Freescale i.MX31 PDK board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #include <asm/arch/imx-regs.h>
  32. /* High Level Configuration Options */
  33. #define CONFIG_ARM1136 /* This is an arm1136 CPU core */
  34. #define CONFIG_MX31 /* in a mx31 */
  35. #define CONFIG_MX31_HCLK_FREQ 26000000
  36. #define CONFIG_MX31_CLK32 32768
  37. #define CONFIG_DISPLAY_CPUINFO
  38. #define CONFIG_DISPLAY_BOARDINFO
  39. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  40. #define CONFIG_SETUP_MEMORY_TAGS
  41. #define CONFIG_INITRD_TAG
  42. #define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
  43. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  44. #define CONFIG_SKIP_LOWLEVEL_INIT
  45. #endif
  46. /*
  47. * Size of malloc() pool
  48. */
  49. #define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
  50. /*
  51. * Hardware drivers
  52. */
  53. #define CONFIG_MXC_UART
  54. #define CONFIG_MXC_UART_BASE UART1_BASE
  55. #define CONFIG_HW_WATCHDOG
  56. #define CONFIG_MXC_GPIO
  57. #define CONFIG_HARD_SPI
  58. #define CONFIG_MXC_SPI
  59. #define CONFIG_DEFAULT_SPI_BUS 1
  60. #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  61. /* PMIC Controller */
  62. #define CONFIG_PMIC
  63. #define CONFIG_PMIC_SPI
  64. #define CONFIG_PMIC_FSL
  65. #define CONFIG_FSL_PMIC_BUS 1
  66. #define CONFIG_FSL_PMIC_CS 2
  67. #define CONFIG_FSL_PMIC_CLK 1000000
  68. #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  69. #define CONFIG_FSL_PMIC_BITLEN 32
  70. #define CONFIG_RTC_MC13XXX
  71. /* allow to overwrite serial and ethaddr */
  72. #define CONFIG_ENV_OVERWRITE
  73. #define CONFIG_CONS_INDEX 1
  74. #define CONFIG_BAUDRATE 115200
  75. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  76. /***********************************************************
  77. * Command definition
  78. ***********************************************************/
  79. #include <config_cmd_default.h>
  80. #define CONFIG_CMD_MII
  81. #define CONFIG_CMD_PING
  82. #define CONFIG_CMD_DHCP
  83. #define CONFIG_CMD_SPI
  84. #define CONFIG_CMD_DATE
  85. #define CONFIG_CMD_NAND
  86. #define CONFIG_CMD_BOOTZ
  87. /*
  88. * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
  89. * that CFG_NO_FLASH is undefined).
  90. */
  91. #undef CONFIG_CMD_IMLS
  92. #define CONFIG_BOARD_LATE_INIT
  93. #define CONFIG_BOOTDELAY 3
  94. #define CONFIG_EXTRA_ENV_SETTINGS \
  95. "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
  96. "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
  97. "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
  98. "bootcmd=run bootcmd_net\0" \
  99. "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
  100. "tftpboot 0x81000000 uImage-mx31; bootm\0" \
  101. "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \
  102. "nand erase 0x0 0x40000; " \
  103. "nand write 0x81000000 0x0 0x40000\0"
  104. #define CONFIG_SMC911X
  105. #define CONFIG_SMC911X_BASE 0xB6000000
  106. #define CONFIG_SMC911X_32_BIT
  107. /*
  108. * Miscellaneous configurable options
  109. */
  110. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  111. #define CONFIG_SYS_PROMPT "MX31PDK U-Boot > "
  112. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  113. /* Print Buffer Size */
  114. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  115. sizeof(CONFIG_SYS_PROMPT)+16)
  116. /* max number of command args */
  117. #define CONFIG_SYS_MAXARGS 16
  118. /* Boot Argument Buffer Size */
  119. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  120. /* memtest works on */
  121. #define CONFIG_SYS_MEMTEST_START 0x80000000
  122. #define CONFIG_SYS_MEMTEST_END 0x80010000
  123. /* default load address */
  124. #define CONFIG_SYS_LOAD_ADDR 0x81000000
  125. #define CONFIG_SYS_HZ 1000
  126. #define CONFIG_CMDLINE_EDITING
  127. /*-----------------------------------------------------------------------
  128. * Stack sizes
  129. *
  130. * The stack sizes are set up in start.S using the settings below
  131. */
  132. #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
  133. /*-----------------------------------------------------------------------
  134. * Physical Memory Map
  135. */
  136. #define CONFIG_NR_DRAM_BANKS 1
  137. #define PHYS_SDRAM_1 CSD0_BASE
  138. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  139. #define CONFIG_BOARD_EARLY_INIT_F
  140. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  141. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  142. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  143. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  144. GENERATED_GBL_DATA_SIZE)
  145. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  146. CONFIG_SYS_GBL_DATA_OFFSET)
  147. /*-----------------------------------------------------------------------
  148. * FLASH and environment organization
  149. */
  150. /* No NOR flash present */
  151. #define CONFIG_SYS_NO_FLASH
  152. #define CONFIG_ENV_IS_IN_NAND
  153. #define CONFIG_ENV_OFFSET 0x40000
  154. #define CONFIG_ENV_OFFSET_REDUND 0x60000
  155. #define CONFIG_ENV_SIZE (128 * 1024)
  156. /*
  157. * NAND driver
  158. */
  159. #define CONFIG_NAND_MXC
  160. #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
  161. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  162. #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
  163. #define CONFIG_MXC_NAND_HWECC
  164. #define CONFIG_SYS_NAND_LARGEPAGE
  165. /* NAND configuration for the NAND_SPL */
  166. /* Start copying real U-boot from the second page */
  167. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
  168. #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000
  169. /* Load U-Boot to this address */
  170. #define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000
  171. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  172. #define CONFIG_SYS_NAND_PAGE_SIZE 0x800
  173. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  174. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  175. #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
  176. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  177. /* Configuration of lowlevel_init.S (clocks and SDRAM) */
  178. #define CCM_CCMR_SETUP 0x074B0BF5
  179. #define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \
  180. PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) | \
  181. PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) | \
  182. PDR0_MCU_PODF(0))
  183. #define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
  184. PLL_MFN(12))
  185. #define ESDMISC_MDDR_SETUP 0x00000004
  186. #define ESDMISC_MDDR_RESET_DL 0x0000000c
  187. #define ESDCFG0_MDDR_SETUP 0x006ac73a
  188. #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
  189. #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
  190. ESDCTL_DSIZ(2) | ESDCTL_BL(1))
  191. #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
  192. #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
  193. #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
  194. #define ESDCTL_RW ESDCTL_SETTINGS
  195. #endif /* __CONFIG_H */