interrupts.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2002 (440 port)
  6. * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
  7. *
  8. * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
  9. * Xianghua Xiao (X.Xiao@motorola.com)
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <common.h>
  30. #include <watchdog.h>
  31. #include <command.h>
  32. #include <asm/processor.h>
  33. int interrupt_init_cpu(unsigned long *decrementer_count)
  34. {
  35. volatile ccsr_pic_t *pic = (void *)(CFG_MPC85xx_PIC_ADDR);
  36. pic->gcr = MPC85xx_PICGCR_RST;
  37. while (pic->gcr & MPC85xx_PICGCR_RST)
  38. ;
  39. pic->gcr = MPC85xx_PICGCR_M;
  40. *decrementer_count = get_tbclk() / CFG_HZ;
  41. /* PIE is same as DIE, dec interrupt enable */
  42. mtspr(SPRN_TCR, TCR_PIE);
  43. #ifdef CONFIG_INTERRUPTS
  44. pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */
  45. debug("iivpr1@%x = %x\n",&pic->iivpr1, pic->iivpr1);
  46. pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
  47. debug("iivpr2@%x = %x\n",&pic->iivpr2, pic->iivpr2);
  48. pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
  49. debug("iivpr3@%x = %x\n",&pic->iivpr3, pic->iivpr3);
  50. #ifdef CONFIG_PCI1
  51. pic->iivpr8 = 0x810008; /* enable pci1 interrupts */
  52. debug("iivpr8@%x = %x\n",&pic->iivpr8, pic->iivpr8);
  53. #endif
  54. #if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
  55. pic->iivpr9 = 0x810009; /* enable pci1 interrupts */
  56. debug("iivpr9@%x = %x\n",&pic->iivpr9, pic->iivpr9);
  57. #endif
  58. #ifdef CONFIG_PCIE1
  59. pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */
  60. debug("iivpr10@%x = %x\n",&pic->iivpr10, pic->iivpr10);
  61. #endif
  62. #ifdef CONFIG_PCIE3
  63. pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */
  64. debug("iivpr11@%x = %x\n",&pic->iivpr11, pic->iivpr11);
  65. #endif
  66. pic->ctpr=0; /* 40080 clear current task priority register */
  67. #endif
  68. return (0);
  69. }
  70. /* Install and free a interrupt handler. Not implemented yet. */
  71. void
  72. irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
  73. {
  74. return;
  75. }
  76. void
  77. irq_free_handler(int vec)
  78. {
  79. return;
  80. }
  81. void timer_interrupt_cpu(struct pt_regs *regs)
  82. {
  83. /* PIS is same as DIS, dec interrupt status */
  84. mtspr(SPRN_TSR, TSR_PIS);
  85. }
  86. #if defined(CONFIG_CMD_IRQ)
  87. /* irqinfo - print information about PCI devices,not implemented. */
  88. int do_irqinfo(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  89. {
  90. return 0;
  91. }
  92. #endif