cpu_init.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * Copyright 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <asm/io.h>
  33. #include <asm/mmu.h>
  34. #include <asm/fsl_law.h>
  35. #include "mp.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #ifdef CONFIG_MPC8536
  38. extern void fsl_serdes_init(void);
  39. #endif
  40. #ifdef CONFIG_QE
  41. extern qe_iop_conf_t qe_iop_conf_tab[];
  42. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  43. int open_drain, int assign);
  44. extern void qe_init(uint qe_base);
  45. extern void qe_reset(void);
  46. static void config_qe_ioports(void)
  47. {
  48. u8 port, pin;
  49. int dir, open_drain, assign;
  50. int i;
  51. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  52. port = qe_iop_conf_tab[i].port;
  53. pin = qe_iop_conf_tab[i].pin;
  54. dir = qe_iop_conf_tab[i].dir;
  55. open_drain = qe_iop_conf_tab[i].open_drain;
  56. assign = qe_iop_conf_tab[i].assign;
  57. qe_config_iopin(port, pin, dir, open_drain, assign);
  58. }
  59. }
  60. #endif
  61. #ifdef CONFIG_CPM2
  62. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  63. {
  64. int portnum;
  65. for (portnum = 0; portnum < 4; portnum++) {
  66. uint pmsk = 0,
  67. ppar = 0,
  68. psor = 0,
  69. pdir = 0,
  70. podr = 0,
  71. pdat = 0;
  72. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  73. iop_conf_t *eiopc = iopc + 32;
  74. uint msk = 1;
  75. /*
  76. * NOTE:
  77. * index 0 refers to pin 31,
  78. * index 31 refers to pin 0
  79. */
  80. while (iopc < eiopc) {
  81. if (iopc->conf) {
  82. pmsk |= msk;
  83. if (iopc->ppar)
  84. ppar |= msk;
  85. if (iopc->psor)
  86. psor |= msk;
  87. if (iopc->pdir)
  88. pdir |= msk;
  89. if (iopc->podr)
  90. podr |= msk;
  91. if (iopc->pdat)
  92. pdat |= msk;
  93. }
  94. msk <<= 1;
  95. iopc++;
  96. }
  97. if (pmsk != 0) {
  98. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  99. uint tpmsk = ~pmsk;
  100. /*
  101. * the (somewhat confused) paragraph at the
  102. * bottom of page 35-5 warns that there might
  103. * be "unknown behaviour" when programming
  104. * PSORx and PDIRx, if PPARx = 1, so I
  105. * decided this meant I had to disable the
  106. * dedicated function first, and enable it
  107. * last.
  108. */
  109. iop->ppar &= tpmsk;
  110. iop->psor = (iop->psor & tpmsk) | psor;
  111. iop->podr = (iop->podr & tpmsk) | podr;
  112. iop->pdat = (iop->pdat & tpmsk) | pdat;
  113. iop->pdir = (iop->pdir & tpmsk) | pdir;
  114. iop->ppar |= ppar;
  115. }
  116. }
  117. }
  118. #endif
  119. /* We run cpu_init_early_f in AS = 1 */
  120. void cpu_init_early_f(void)
  121. {
  122. set_tlb(0, CFG_CCSRBAR, CFG_CCSRBAR_PHYS,
  123. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  124. 1, 0, BOOKE_PAGESZ_4K, 0);
  125. /* set up CCSR if we want it moved */
  126. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR_PHYS)
  127. {
  128. u32 temp;
  129. set_tlb(0, CFG_CCSRBAR_DEFAULT, CFG_CCSRBAR_DEFAULT,
  130. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  131. 1, 1, BOOKE_PAGESZ_4K, 0);
  132. temp = in_be32((volatile u32 *)CFG_CCSRBAR_DEFAULT);
  133. out_be32((volatile u32 *)CFG_CCSRBAR_DEFAULT, CFG_CCSRBAR_PHYS >> 12);
  134. temp = in_be32((volatile u32 *)CFG_CCSRBAR);
  135. }
  136. #endif
  137. /* Pointer is writable since we allocated a register for it */
  138. gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
  139. /* Clear initial global data */
  140. memset ((void *) gd, 0, sizeof (gd_t));
  141. init_laws();
  142. invalidate_tlb(0);
  143. init_tlbs();
  144. }
  145. /*
  146. * Breathe some life into the CPU...
  147. *
  148. * Set up the memory map
  149. * initialize a bunch of registers
  150. */
  151. void cpu_init_f (void)
  152. {
  153. volatile ccsr_lbc_t *memctl = (void *)(CFG_MPC85xx_LBC_ADDR);
  154. extern void m8560_cpm_reset (void);
  155. disable_tlb(14);
  156. disable_tlb(15);
  157. #ifdef CONFIG_CPM2
  158. config_8560_ioports((ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR);
  159. #endif
  160. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  161. * addresses - these have to be modified later when FLASH size
  162. * has been determined
  163. */
  164. #if defined(CFG_OR0_REMAP)
  165. memctl->or0 = CFG_OR0_REMAP;
  166. #endif
  167. #if defined(CFG_OR1_REMAP)
  168. memctl->or1 = CFG_OR1_REMAP;
  169. #endif
  170. /* now restrict to preliminary range */
  171. /* if cs1 is already set via debugger, leave cs0/cs1 alone */
  172. if (! memctl->br1 & 1) {
  173. #if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
  174. memctl->br0 = CFG_BR0_PRELIM;
  175. memctl->or0 = CFG_OR0_PRELIM;
  176. #endif
  177. #if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
  178. memctl->or1 = CFG_OR1_PRELIM;
  179. memctl->br1 = CFG_BR1_PRELIM;
  180. #endif
  181. }
  182. #if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
  183. memctl->or2 = CFG_OR2_PRELIM;
  184. memctl->br2 = CFG_BR2_PRELIM;
  185. #endif
  186. #if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
  187. memctl->or3 = CFG_OR3_PRELIM;
  188. memctl->br3 = CFG_BR3_PRELIM;
  189. #endif
  190. #if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
  191. memctl->or4 = CFG_OR4_PRELIM;
  192. memctl->br4 = CFG_BR4_PRELIM;
  193. #endif
  194. #if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
  195. memctl->or5 = CFG_OR5_PRELIM;
  196. memctl->br5 = CFG_BR5_PRELIM;
  197. #endif
  198. #if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
  199. memctl->or6 = CFG_OR6_PRELIM;
  200. memctl->br6 = CFG_BR6_PRELIM;
  201. #endif
  202. #if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
  203. memctl->or7 = CFG_OR7_PRELIM;
  204. memctl->br7 = CFG_BR7_PRELIM;
  205. #endif
  206. #if defined(CONFIG_CPM2)
  207. m8560_cpm_reset();
  208. #endif
  209. #ifdef CONFIG_QE
  210. /* Config QE ioports */
  211. config_qe_ioports();
  212. #endif
  213. #if defined(CONFIG_MPC8536)
  214. fsl_serdes_init();
  215. #endif
  216. }
  217. /*
  218. * Initialize L2 as cache.
  219. *
  220. * The newer 8548, etc, parts have twice as much cache, but
  221. * use the same bit-encoding as the older 8555, etc, parts.
  222. *
  223. */
  224. int cpu_init_r(void)
  225. {
  226. puts ("L2: ");
  227. #if defined(CONFIG_L2_CACHE)
  228. volatile ccsr_l2cache_t *l2cache = (void *)CFG_MPC85xx_L2_ADDR;
  229. volatile uint cache_ctl;
  230. uint svr, ver;
  231. uint l2srbar;
  232. u32 l2siz_field;
  233. svr = get_svr();
  234. ver = SVR_SOC_VER(svr);
  235. asm("msync;isync");
  236. cache_ctl = l2cache->l2ctl;
  237. l2siz_field = (cache_ctl >> 28) & 0x3;
  238. switch (l2siz_field) {
  239. case 0x0:
  240. printf(" unknown size (0x%08x)\n", cache_ctl);
  241. return -1;
  242. break;
  243. case 0x1:
  244. if (ver == SVR_8540 || ver == SVR_8560 ||
  245. ver == SVR_8541 || ver == SVR_8541_E ||
  246. ver == SVR_8555 || ver == SVR_8555_E) {
  247. puts("128 KB ");
  248. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  249. cache_ctl = 0xc4000000;
  250. } else {
  251. puts("256 KB ");
  252. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  253. }
  254. break;
  255. case 0x2:
  256. if (ver == SVR_8540 || ver == SVR_8560 ||
  257. ver == SVR_8541 || ver == SVR_8541_E ||
  258. ver == SVR_8555 || ver == SVR_8555_E) {
  259. puts("256 KB ");
  260. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  261. cache_ctl = 0xc8000000;
  262. } else {
  263. puts ("512 KB ");
  264. /* set L2E=1, L2I=1, & L2SRAM=0 */
  265. cache_ctl = 0xc0000000;
  266. }
  267. break;
  268. case 0x3:
  269. puts("1024 KB ");
  270. /* set L2E=1, L2I=1, & L2SRAM=0 */
  271. cache_ctl = 0xc0000000;
  272. break;
  273. }
  274. if (l2cache->l2ctl & 0x80000000) {
  275. puts("already enabled");
  276. l2srbar = l2cache->l2srbar0;
  277. #ifdef CFG_INIT_L2_ADDR
  278. if (l2cache->l2ctl & 0x00010000 && l2srbar >= CFG_FLASH_BASE) {
  279. l2srbar = CFG_INIT_L2_ADDR;
  280. l2cache->l2srbar0 = l2srbar;
  281. printf("moving to 0x%08x", CFG_INIT_L2_ADDR);
  282. }
  283. #endif /* CFG_INIT_L2_ADDR */
  284. puts("\n");
  285. } else {
  286. asm("msync;isync");
  287. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  288. asm("msync;isync");
  289. puts("enabled\n");
  290. }
  291. #else
  292. puts("disabled\n");
  293. #endif
  294. #ifdef CONFIG_QE
  295. uint qe_base = CFG_IMMR + 0x00080000; /* QE immr base */
  296. qe_init(qe_base);
  297. qe_reset();
  298. #endif
  299. #if defined(CONFIG_MP)
  300. setup_mp();
  301. #endif
  302. return 0;
  303. }