cpu.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <command.h>
  30. #include <asm/cache.h>
  31. #include <asm/io.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. struct cpu_type cpu_type_list [] = {
  34. CPU_TYPE_ENTRY(8533, 8533),
  35. CPU_TYPE_ENTRY(8533, 8533_E),
  36. CPU_TYPE_ENTRY(8536, 8536),
  37. CPU_TYPE_ENTRY(8536, 8536_E),
  38. CPU_TYPE_ENTRY(8540, 8540),
  39. CPU_TYPE_ENTRY(8541, 8541),
  40. CPU_TYPE_ENTRY(8541, 8541_E),
  41. CPU_TYPE_ENTRY(8543, 8543),
  42. CPU_TYPE_ENTRY(8543, 8543_E),
  43. CPU_TYPE_ENTRY(8544, 8544),
  44. CPU_TYPE_ENTRY(8544, 8544_E),
  45. CPU_TYPE_ENTRY(8545, 8545),
  46. CPU_TYPE_ENTRY(8545, 8545_E),
  47. CPU_TYPE_ENTRY(8547, 8547_E),
  48. CPU_TYPE_ENTRY(8548, 8548),
  49. CPU_TYPE_ENTRY(8548, 8548_E),
  50. CPU_TYPE_ENTRY(8555, 8555),
  51. CPU_TYPE_ENTRY(8555, 8555_E),
  52. CPU_TYPE_ENTRY(8560, 8560),
  53. CPU_TYPE_ENTRY(8567, 8567),
  54. CPU_TYPE_ENTRY(8567, 8567_E),
  55. CPU_TYPE_ENTRY(8568, 8568),
  56. CPU_TYPE_ENTRY(8568, 8568_E),
  57. CPU_TYPE_ENTRY(8572, 8572),
  58. CPU_TYPE_ENTRY(8572, 8572_E),
  59. };
  60. struct cpu_type *identify_cpu(u32 ver)
  61. {
  62. int i;
  63. for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
  64. if (cpu_type_list[i].soc_ver == ver)
  65. return &cpu_type_list[i];
  66. return NULL;
  67. }
  68. int checkcpu (void)
  69. {
  70. sys_info_t sysinfo;
  71. uint lcrr; /* local bus clock ratio register */
  72. uint clkdiv; /* clock divider portion of lcrr */
  73. uint pvr, svr;
  74. uint fam;
  75. uint ver;
  76. uint major, minor;
  77. struct cpu_type *cpu;
  78. #ifdef CONFIG_DDR_CLK_FREQ
  79. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  80. u32 ddr_ratio = ((gur->porpllsr) & 0x00003e00) >> 9;
  81. #else
  82. u32 ddr_ratio = 0;
  83. #endif
  84. svr = get_svr();
  85. ver = SVR_SOC_VER(svr);
  86. major = SVR_MAJ(svr);
  87. #ifdef CONFIG_MPC8536
  88. major &= 0x7; /* the msb of this nibble is a mfg code */
  89. #endif
  90. minor = SVR_MIN(svr);
  91. puts("CPU: ");
  92. cpu = identify_cpu(ver);
  93. if (cpu) {
  94. puts(cpu->name);
  95. if (IS_E_PROCESSOR(svr))
  96. puts("E");
  97. } else {
  98. puts("Unknown");
  99. }
  100. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  101. pvr = get_pvr();
  102. fam = PVR_FAM(pvr);
  103. ver = PVR_VER(pvr);
  104. major = PVR_MAJ(pvr);
  105. minor = PVR_MIN(pvr);
  106. printf("Core: ");
  107. switch (fam) {
  108. case PVR_FAM(PVR_85xx):
  109. puts("E500");
  110. break;
  111. default:
  112. puts("Unknown");
  113. break;
  114. }
  115. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  116. get_sys_info(&sysinfo);
  117. puts("Clock Configuration:\n");
  118. printf(" CPU:%4lu MHz, ", DIV_ROUND_UP(sysinfo.freqProcessor,1000000));
  119. printf("CCB:%4lu MHz,\n", DIV_ROUND_UP(sysinfo.freqSystemBus,1000000));
  120. switch (ddr_ratio) {
  121. case 0x0:
  122. printf(" DDR:%4lu MHz (%lu MT/s data rate), ",
  123. DIV_ROUND_UP(sysinfo.freqDDRBus,2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000));
  124. break;
  125. case 0x7:
  126. printf(" DDR:%4lu MHz (%lu MT/s data rate) (Synchronous), ",
  127. DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus, 1000000));
  128. break;
  129. default:
  130. printf(" DDR:%4lu MHz (%lu MT/s data rate) (Asynchronous), ",
  131. DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000));
  132. break;
  133. }
  134. #if defined(CFG_LBC_LCRR)
  135. lcrr = CFG_LBC_LCRR;
  136. #else
  137. {
  138. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  139. lcrr = lbc->lcrr;
  140. }
  141. #endif
  142. clkdiv = lcrr & 0x0f;
  143. if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
  144. #if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544) || \
  145. defined(CONFIG_MPC8572) || defined(CONFIG_MPC8536)
  146. /*
  147. * Yes, the entire PQ38 family use the same
  148. * bit-representation for twice the clock divider values.
  149. */
  150. clkdiv *= 2;
  151. #endif
  152. printf("LBC:%4lu MHz\n",
  153. DIV_ROUND_UP(sysinfo.freqSystemBus, 1000000) / clkdiv);
  154. } else {
  155. printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr);
  156. }
  157. #ifdef CONFIG_CPM2
  158. printf("CPM: %lu Mhz\n", sysinfo.freqSystemBus / 1000000);
  159. #endif
  160. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  161. return 0;
  162. }
  163. /* ------------------------------------------------------------------------- */
  164. int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
  165. {
  166. uint pvr;
  167. uint ver;
  168. unsigned long val, msr;
  169. pvr = get_pvr();
  170. ver = PVR_VER(pvr);
  171. if (ver & 1){
  172. /* e500 v2 core has reset control register */
  173. volatile unsigned int * rstcr;
  174. rstcr = (volatile unsigned int *)(CFG_IMMR + 0xE00B0);
  175. *rstcr = 0x2; /* HRESET_REQ */
  176. udelay(100);
  177. }
  178. /*
  179. * Fallthrough if the code above failed
  180. * Initiate hard reset in debug control register DBCR0
  181. * Make sure MSR[DE] = 1
  182. */
  183. msr = mfmsr ();
  184. msr |= MSR_DE;
  185. mtmsr (msr);
  186. val = mfspr(DBCR0);
  187. val |= 0x70000000;
  188. mtspr(DBCR0,val);
  189. return 1;
  190. }
  191. /*
  192. * Get timebase clock frequency
  193. */
  194. unsigned long get_tbclk (void)
  195. {
  196. return (gd->bus_clk + 4UL)/8UL;
  197. }
  198. #if defined(CONFIG_WATCHDOG)
  199. void
  200. watchdog_reset(void)
  201. {
  202. int re_enable = disable_interrupts();
  203. reset_85xx_watchdog();
  204. if (re_enable) enable_interrupts();
  205. }
  206. void
  207. reset_85xx_watchdog(void)
  208. {
  209. /*
  210. * Clear TSR(WIS) bit by writing 1
  211. */
  212. unsigned long val;
  213. val = mfspr(SPRN_TSR);
  214. val |= TSR_WIS;
  215. mtspr(SPRN_TSR, val);
  216. }
  217. #endif /* CONFIG_WATCHDOG */
  218. #if defined(CONFIG_DDR_ECC)
  219. void dma_init(void) {
  220. volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
  221. dma->satr0 = 0x02c40000;
  222. dma->datr0 = 0x02c40000;
  223. dma->sr0 = 0xfffffff; /* clear any errors */
  224. asm("sync; isync; msync");
  225. return;
  226. }
  227. uint dma_check(void) {
  228. volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
  229. volatile uint status = dma->sr0;
  230. /* While the channel is busy, spin */
  231. while((status & 4) == 4) {
  232. status = dma->sr0;
  233. }
  234. /* clear MR0[CS] channel start bit */
  235. dma->mr0 &= 0x00000001;
  236. asm("sync;isync;msync");
  237. if (status != 0) {
  238. printf ("DMA Error: status = %x\n", status);
  239. }
  240. return status;
  241. }
  242. int dma_xfer(void *dest, uint count, void *src) {
  243. volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
  244. dma->dar0 = (uint) dest;
  245. dma->sar0 = (uint) src;
  246. dma->bcr0 = count;
  247. dma->mr0 = 0xf000004;
  248. asm("sync;isync;msync");
  249. dma->mr0 = 0xf000005;
  250. asm("sync;isync;msync");
  251. return dma_check();
  252. }
  253. #endif
  254. /*
  255. * Configures a UPM. Currently, the loop fields in MxMR (RLF, WLF and TLF)
  256. * are hardcoded as "1"."size" is the number or entries, not a sizeof.
  257. */
  258. void upmconfig (uint upm, uint * table, uint size)
  259. {
  260. int i, mdr, mad, old_mad = 0;
  261. volatile u32 *mxmr;
  262. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  263. int loopval = 0x00004440;
  264. volatile u32 *brp,*orp;
  265. volatile u8* dummy = NULL;
  266. int upmmask;
  267. switch (upm) {
  268. case UPMA:
  269. mxmr = &lbc->mamr;
  270. upmmask = BR_MS_UPMA;
  271. break;
  272. case UPMB:
  273. mxmr = &lbc->mbmr;
  274. upmmask = BR_MS_UPMB;
  275. break;
  276. case UPMC:
  277. mxmr = &lbc->mcmr;
  278. upmmask = BR_MS_UPMC;
  279. break;
  280. default:
  281. printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
  282. hang();
  283. }
  284. /* Find the address for the dummy write transaction */
  285. for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
  286. i++, brp += 2, orp += 2) {
  287. /* Look for a valid BR with selected UPM */
  288. if ((in_be32(brp) & (BR_V | upmmask)) == (BR_V | upmmask)) {
  289. dummy = (volatile u8*)(in_be32(brp) >> BR_BA_SHIFT);
  290. break;
  291. }
  292. }
  293. if (i == 8) {
  294. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  295. hang();
  296. }
  297. for (i = 0; i < size; i++) {
  298. /* 1 */
  299. out_be32(mxmr, loopval | 0x10000000 | i); /* OP_WRITE */
  300. /* 2 */
  301. out_be32(&lbc->mdr, table[i]);
  302. /* 3 */
  303. mdr = in_be32(&lbc->mdr);
  304. /* 4 */
  305. *(volatile u8 *)dummy = 0;
  306. /* 5 */
  307. do {
  308. mad = in_be32(mxmr) & 0x3f;
  309. } while (mad <= old_mad && !(!mad && i == (size-1)));
  310. old_mad = mad;
  311. }
  312. out_be32(mxmr, loopval); /* OP_NORMAL */
  313. }
  314. #if defined(CONFIG_TSEC_ENET) || defined(CONFIGMPC85XX_FEC)
  315. /* Default initializations for TSEC controllers. To override,
  316. * create a board-specific function called:
  317. * int board_eth_init(bd_t *bis)
  318. */
  319. extern int tsec_initialize(bd_t * bis, int index, char *devname);
  320. int cpu_eth_init(bd_t *bis)
  321. {
  322. #if defined(CONFIG_TSEC1)
  323. tsec_initialize(bis, 0, CONFIG_TSEC1_NAME);
  324. #endif
  325. #if defined(CONFIG_TSEC2)
  326. tsec_initialize(bis, 1, CONFIG_TSEC2_NAME);
  327. #endif
  328. #if defined(CONFIG_MPC85XX_FEC)
  329. tsec_initialize(bis, 2, CONFIG_MPC85XX_FEC_NAME);
  330. #else
  331. #if defined(CONFIG_TSEC3)
  332. tsec_initialize(bis, 2, CONFIG_TSEC3_NAME);
  333. #endif
  334. #if defined(CONFIG_TSEC4)
  335. tsec_initialize(bis, 3, CONFIG_TSEC4_NAME);
  336. #endif
  337. #endif
  338. return 0;
  339. }
  340. #endif