mpc8548cds.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/immap_fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <spd_sdram.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include "../common/cadmus.h"
  36. #include "../common/eeprom.h"
  37. #include "../common/via.h"
  38. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  39. extern void ddr_enable_ecc(unsigned int dram_size);
  40. #endif
  41. DECLARE_GLOBAL_DATA_PTR;
  42. void local_bus_init(void);
  43. void sdram_init(void);
  44. int checkboard (void)
  45. {
  46. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  47. volatile ccsr_local_ecm_t *ecm = (void *)(CFG_MPC85xx_ECM_ADDR);
  48. /* PCI slot in USER bits CSR[6:7] by convention. */
  49. uint pci_slot = get_pci_slot ();
  50. uint cpu_board_rev = get_cpu_board_revision ();
  51. uint svr;
  52. printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
  53. get_board_version (), pci_slot);
  54. printf ("CPU Board Revision %d.%d (0x%04x)\n",
  55. MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
  56. MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
  57. /*
  58. * Initialize local bus.
  59. */
  60. local_bus_init ();
  61. svr = get_svr();
  62. /*
  63. * Fix CPU2 errata: A core hang possible while executing a
  64. * msync instruction and a snoopable transaction from an I/O
  65. * master tagged to make quick forward progress is present.
  66. * Fixed in Silicon Rev.2.1
  67. */
  68. if (!(SVR_MAJ(svr) >= 2 && SVR_MIN(svr) >= 1))
  69. ecm->eebpcr |= (1 << 16);
  70. /*
  71. * Hack TSEC 3 and 4 IO voltages.
  72. */
  73. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  74. ecm->eedr = 0xffffffff; /* clear ecm errors */
  75. ecm->eeer = 0xffffffff; /* enable ecm errors */
  76. return 0;
  77. }
  78. phys_size_t
  79. initdram(int board_type)
  80. {
  81. long dram_size = 0;
  82. puts("Initializing\n");
  83. #if defined(CONFIG_DDR_DLL)
  84. {
  85. /*
  86. * Work around to stabilize DDR DLL MSYNC_IN.
  87. * Errata DDR9 seems to have been fixed.
  88. * This is now the workaround for Errata DDR11:
  89. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  90. */
  91. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  92. gur->ddrdllcr = 0x81000000;
  93. asm("sync;isync;msync");
  94. udelay(200);
  95. }
  96. #endif
  97. dram_size = fsl_ddr_sdram();
  98. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  99. dram_size *= 0x100000;
  100. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  101. /*
  102. * Initialize and enable DDR ECC.
  103. */
  104. ddr_enable_ecc(dram_size);
  105. #endif
  106. /*
  107. * SDRAM Initialization
  108. */
  109. sdram_init();
  110. puts(" DDR: ");
  111. return dram_size;
  112. }
  113. /*
  114. * Initialize Local Bus
  115. */
  116. void
  117. local_bus_init(void)
  118. {
  119. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  120. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  121. uint clkdiv;
  122. uint lbc_hz;
  123. sys_info_t sysinfo;
  124. get_sys_info(&sysinfo);
  125. clkdiv = (lbc->lcrr & 0x0f) * 2;
  126. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  127. gur->lbiuiplldcr1 = 0x00078080;
  128. if (clkdiv == 16) {
  129. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  130. } else if (clkdiv == 8) {
  131. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  132. } else if (clkdiv == 4) {
  133. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  134. }
  135. lbc->lcrr |= 0x00030000;
  136. asm("sync;isync;msync");
  137. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  138. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  139. }
  140. /*
  141. * Initialize SDRAM memory on the Local Bus.
  142. */
  143. void
  144. sdram_init(void)
  145. {
  146. #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
  147. uint idx;
  148. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  149. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  150. uint cpu_board_rev;
  151. uint lsdmr_common;
  152. puts(" SDRAM: ");
  153. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  154. /*
  155. * Setup SDRAM Base and Option Registers
  156. */
  157. lbc->or2 = CFG_OR2_PRELIM;
  158. asm("msync");
  159. lbc->br2 = CFG_BR2_PRELIM;
  160. asm("msync");
  161. lbc->lbcr = CFG_LBC_LBCR;
  162. asm("msync");
  163. lbc->lsrt = CFG_LBC_LSRT;
  164. lbc->mrtpr = CFG_LBC_MRTPR;
  165. asm("msync");
  166. /*
  167. * MPC8548 uses "new" 15-16 style addressing.
  168. */
  169. cpu_board_rev = get_cpu_board_revision();
  170. lsdmr_common = CFG_LBC_LSDMR_COMMON;
  171. lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
  172. /*
  173. * Issue PRECHARGE ALL command.
  174. */
  175. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
  176. asm("sync;msync");
  177. *sdram_addr = 0xff;
  178. ppcDcbf((unsigned long) sdram_addr);
  179. udelay(100);
  180. /*
  181. * Issue 8 AUTO REFRESH commands.
  182. */
  183. for (idx = 0; idx < 8; idx++) {
  184. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
  185. asm("sync;msync");
  186. *sdram_addr = 0xff;
  187. ppcDcbf((unsigned long) sdram_addr);
  188. udelay(100);
  189. }
  190. /*
  191. * Issue 8 MODE-set command.
  192. */
  193. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
  194. asm("sync;msync");
  195. *sdram_addr = 0xff;
  196. ppcDcbf((unsigned long) sdram_addr);
  197. udelay(100);
  198. /*
  199. * Issue NORMAL OP command.
  200. */
  201. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
  202. asm("sync;msync");
  203. *sdram_addr = 0xff;
  204. ppcDcbf((unsigned long) sdram_addr);
  205. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  206. #endif /* enable SDRAM init */
  207. }
  208. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  209. /* For some reason the Tundra PCI bridge shows up on itself as a
  210. * different device. Work around that by refusing to configure it.
  211. */
  212. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  213. static struct pci_config_table pci_mpc85xxcds_config_table[] = {
  214. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  215. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  216. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  217. mpc85xx_config_via_usbide, {0,0,0}},
  218. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  219. mpc85xx_config_via_usb, {0,0,0}},
  220. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  221. mpc85xx_config_via_usb2, {0,0,0}},
  222. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  223. mpc85xx_config_via_power, {0,0,0}},
  224. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  225. mpc85xx_config_via_ac97, {0,0,0}},
  226. {},
  227. };
  228. static struct pci_controller pci1_hose = {
  229. config_table: pci_mpc85xxcds_config_table};
  230. #endif /* CONFIG_PCI */
  231. #ifdef CONFIG_PCI2
  232. static struct pci_controller pci2_hose;
  233. #endif /* CONFIG_PCI2 */
  234. #ifdef CONFIG_PCIE1
  235. static struct pci_controller pcie1_hose;
  236. #endif /* CONFIG_PCIE1 */
  237. int first_free_busno=0;
  238. void
  239. pci_init_board(void)
  240. {
  241. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  242. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  243. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  244. #ifdef CONFIG_PCI1
  245. {
  246. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
  247. extern void fsl_pci_init(struct pci_controller *hose);
  248. struct pci_controller *hose = &pci1_hose;
  249. struct pci_config_table *table;
  250. uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  251. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  252. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  253. uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
  254. uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  255. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  256. printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
  257. (pci_32) ? 32 : 64,
  258. (pci_speed == 33333000) ? "33" :
  259. (pci_speed == 66666000) ? "66" : "unknown",
  260. pci_clk_sel ? "sync" : "async",
  261. pci_agent ? "agent" : "host",
  262. pci_arb ? "arbiter" : "external-arbiter"
  263. );
  264. /* inbound */
  265. pci_set_region(hose->regions + 0,
  266. CFG_PCI_MEMORY_BUS,
  267. CFG_PCI_MEMORY_PHYS,
  268. CFG_PCI_MEMORY_SIZE,
  269. PCI_REGION_MEM | PCI_REGION_MEMORY);
  270. /* outbound memory */
  271. pci_set_region(hose->regions + 1,
  272. CFG_PCI1_MEM_BASE,
  273. CFG_PCI1_MEM_PHYS,
  274. CFG_PCI1_MEM_SIZE,
  275. PCI_REGION_MEM);
  276. /* outbound io */
  277. pci_set_region(hose->regions + 2,
  278. CFG_PCI1_IO_BASE,
  279. CFG_PCI1_IO_PHYS,
  280. CFG_PCI1_IO_SIZE,
  281. PCI_REGION_IO);
  282. hose->region_count = 3;
  283. /* relocate config table pointers */
  284. hose->config_table = \
  285. (struct pci_config_table *)((uint)hose->config_table + gd->reloc_off);
  286. for (table = hose->config_table; table && table->vendor; table++)
  287. table->config_device += gd->reloc_off;
  288. hose->first_busno=first_free_busno;
  289. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  290. fsl_pci_init(hose);
  291. first_free_busno=hose->last_busno+1;
  292. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  293. #ifdef CONFIG_PCIX_CHECK
  294. if (!(gur->pordevsr & PORDEVSR_PCI)) {
  295. /* PCI-X init */
  296. if (CONFIG_SYS_CLK_FREQ < 66000000)
  297. printf("PCI-X will only work at 66 MHz\n");
  298. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  299. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  300. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  301. }
  302. #endif
  303. } else {
  304. printf (" PCI: disabled\n");
  305. }
  306. }
  307. #else
  308. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  309. #endif
  310. #ifdef CONFIG_PCI2
  311. {
  312. uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
  313. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  314. if (pci_dual) {
  315. printf (" PCI2: 32 bit, 66 MHz, %s\n",
  316. pci2_clk_sel ? "sync" : "async");
  317. } else {
  318. printf (" PCI2: disabled\n");
  319. }
  320. }
  321. #else
  322. gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */
  323. #endif /* CONFIG_PCI2 */
  324. #ifdef CONFIG_PCIE1
  325. {
  326. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR;
  327. extern void fsl_pci_init(struct pci_controller *hose);
  328. struct pci_controller *hose = &pcie1_hose;
  329. int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
  330. int pcie_configured = io_sel >= 1;
  331. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  332. printf ("\n PCIE connected to slot as %s (base address %x)",
  333. pcie_ep ? "End Point" : "Root Complex",
  334. (uint)pci);
  335. if (pci->pme_msg_det) {
  336. pci->pme_msg_det = 0xffffffff;
  337. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  338. }
  339. printf ("\n");
  340. /* inbound */
  341. pci_set_region(hose->regions + 0,
  342. CFG_PCI_MEMORY_BUS,
  343. CFG_PCI_MEMORY_PHYS,
  344. CFG_PCI_MEMORY_SIZE,
  345. PCI_REGION_MEM | PCI_REGION_MEMORY);
  346. /* outbound memory */
  347. pci_set_region(hose->regions + 1,
  348. CFG_PCIE1_MEM_BASE,
  349. CFG_PCIE1_MEM_PHYS,
  350. CFG_PCIE1_MEM_SIZE,
  351. PCI_REGION_MEM);
  352. /* outbound io */
  353. pci_set_region(hose->regions + 2,
  354. CFG_PCIE1_IO_BASE,
  355. CFG_PCIE1_IO_PHYS,
  356. CFG_PCIE1_IO_SIZE,
  357. PCI_REGION_IO);
  358. hose->region_count = 3;
  359. hose->first_busno=first_free_busno;
  360. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  361. fsl_pci_init(hose);
  362. printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
  363. first_free_busno=hose->last_busno+1;
  364. } else {
  365. printf (" PCIE: disabled\n");
  366. }
  367. }
  368. #else
  369. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  370. #endif
  371. }
  372. int last_stage_init(void)
  373. {
  374. unsigned short temp;
  375. /* Change the resistors for the PHY */
  376. /* This is needed to get the RGMII working for the 1.3+
  377. * CDS cards */
  378. if (get_board_version() == 0x13) {
  379. miiphy_write(CONFIG_TSEC1_NAME,
  380. TSEC1_PHY_ADDR, 29, 18);
  381. miiphy_read(CONFIG_TSEC1_NAME,
  382. TSEC1_PHY_ADDR, 30, &temp);
  383. temp = (temp & 0xf03f);
  384. temp |= 2 << 9; /* 36 ohm */
  385. temp |= 2 << 6; /* 39 ohm */
  386. miiphy_write(CONFIG_TSEC1_NAME,
  387. TSEC1_PHY_ADDR, 30, temp);
  388. miiphy_write(CONFIG_TSEC1_NAME,
  389. TSEC1_PHY_ADDR, 29, 3);
  390. miiphy_write(CONFIG_TSEC1_NAME,
  391. TSEC1_PHY_ADDR, 30, 0x8000);
  392. }
  393. return 0;
  394. }
  395. #if defined(CONFIG_OF_BOARD_SETUP)
  396. void
  397. ft_pci_setup(void *blob, bd_t *bd)
  398. {
  399. int node, tmp[2];
  400. const char *path;
  401. node = fdt_path_offset(blob, "/aliases");
  402. tmp[0] = 0;
  403. if (node >= 0) {
  404. #ifdef CONFIG_PCI1
  405. path = fdt_getprop(blob, node, "pci0", NULL);
  406. if (path) {
  407. tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
  408. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  409. }
  410. #endif
  411. #ifdef CONFIG_PCIE1
  412. path = fdt_getprop(blob, node, "pci1", NULL);
  413. if (path) {
  414. tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno;
  415. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  416. }
  417. #endif
  418. }
  419. }
  420. #endif