imx31_phycore.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Kshitij Gupta <kshitij@ti.com>
  6. *
  7. * Configuration settings for the phyCORE-i.MX31 board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #include <asm/arch/imx-regs.h>
  30. /* High Level Configuration Options */
  31. #define CONFIG_ARM1136 /* This is an arm1136 CPU core */
  32. #define CONFIG_MX31 /* in a mx31 */
  33. #define CONFIG_MX31_HCLK_FREQ 26000000
  34. #define CONFIG_MX31_CLK32 32000
  35. #define CONFIG_DISPLAY_CPUINFO
  36. #define CONFIG_DISPLAY_BOARDINFO
  37. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  38. #define CONFIG_SETUP_MEMORY_TAGS
  39. #define CONFIG_INITRD_TAG
  40. /*
  41. * Size of malloc() pool
  42. */
  43. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 512 * 1024)
  44. /*
  45. * Hardware drivers
  46. */
  47. #define CONFIG_HARD_I2C
  48. #define CONFIG_I2C_MXC
  49. #define CONFIG_SYS_I2C_BASE I2C2_BASE_ADDR
  50. #define CONFIG_SYS_I2C_CLK_OFFSET I2C2_CLK_OFFSET
  51. #define CONFIG_SYS_I2C_SPEED 100000
  52. #define CONFIG_MXC_UART
  53. #define CONFIG_MXC_UART_BASE UART1_BASE
  54. /* allow to overwrite serial and ethaddr */
  55. #define CONFIG_ENV_OVERWRITE
  56. #define CONFIG_CONS_INDEX 1
  57. #define CONFIG_BAUDRATE 115200
  58. /***********************************************************
  59. * Command definition
  60. ***********************************************************/
  61. #include <config_cmd_default.h>
  62. #define CONFIG_CMD_PING
  63. #define CONFIG_CMD_EEPROM
  64. #define CONFIG_CMD_I2C
  65. #define CONFIG_BOOTDELAY 3
  66. #define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:128k(uboot)ro," \
  67. "1536k(kernel),-(root)"
  68. #define CONFIG_NETMASK 255.255.255.0
  69. #define CONFIG_IPADDR 192.168.23.168
  70. #define CONFIG_SERVERIP 192.168.23.2
  71. #define CONFIG_EXTRA_ENV_SETTINGS \
  72. "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \
  73. "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
  74. "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
  75. "bootargs_flash=setenv bootargs $(bootargs) " \
  76. "root=/dev/mtdblock2 rootfstype=jffs2\0" \
  77. "bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0" \
  78. "bootcmd=run bootcmd_net\0" \
  79. "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;" \
  80. "tftpboot 0x80000000 $(uimage);bootm\0" \
  81. "bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;" \
  82. "bootm 0x80000000\0" \
  83. "unlock=yes\0" \
  84. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  85. "prg_uboot=tftpboot 0x80000000 $(uboot);" \
  86. "protect off 0xa0000000 +0x20000;" \
  87. "erase 0xa0000000 +0x20000;" \
  88. "cp.b 0x80000000 0xa0000000 $(filesize)\0" \
  89. "prg_kernel=tftpboot 0x80000000 $(uimage);" \
  90. "erase 0xa0040000 +0x180000;" \
  91. "cp.b 0x80000000 0xa0040000 $(filesize)\0" \
  92. "prg_jffs2=tftpboot 0x80000000 $(jffs2);" \
  93. "erase 0xa01c0000 0xa1ffffff;" \
  94. "cp.b 0x80000000 0xa01c0000 $(filesize)\0" \
  95. "videomode=video=ctfb:x:240,y:320,depth:16,mode:0," \
  96. "pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1," \
  97. "sync:1241513985,vmode:0\0"
  98. #define CONFIG_SMC911X
  99. #define CONFIG_SMC911X_BASE 0xa8000000
  100. #define CONFIG_SMC911X_32_BIT
  101. /*
  102. * Miscellaneous configurable options
  103. */
  104. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  105. #define CONFIG_SYS_PROMPT "uboot> "
  106. /* Console I/O Buffer Size */
  107. #define CONFIG_SYS_CBSIZE 256
  108. /* Print Buffer Size */
  109. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  110. sizeof(CONFIG_SYS_PROMPT) + 16)
  111. /* max number of command args */
  112. #define CONFIG_SYS_MAXARGS 16
  113. /* Boot Argument Buffer Size */
  114. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  115. #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
  116. #define CONFIG_SYS_MEMTEST_END 0x10000
  117. #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */
  118. #define CONFIG_SYS_HZ 1000
  119. #define CONFIG_CMDLINE_EDITING
  120. /*
  121. * Stack sizes
  122. *
  123. * The stack sizes are set up in start.S using the settings below
  124. */
  125. #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
  126. /*
  127. * Physical Memory Map
  128. */
  129. #define CONFIG_NR_DRAM_BANKS 1
  130. #define PHYS_SDRAM_1 0x80000000
  131. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  132. #define CONFIG_BOARD_EARLY_INIT_F
  133. #define CONFIG_SYS_TEXT_BASE 0xA0000000
  134. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  135. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  136. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  137. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  138. GENERATED_GBL_DATA_SIZE)
  139. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  140. CONFIG_SYS_GBL_DATA_OFFSET)
  141. /*
  142. * FLASH and environment organization
  143. */
  144. #define CONFIG_SYS_FLASH_BASE 0xa0000000
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
  146. #define CONFIG_SYS_MAX_FLASH_SECT 259 /* max # of sectors/chip */
  147. /* Monitor at beginning of flash */
  148. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  149. #define CONFIG_ENV_IS_IN_EEPROM
  150. #define CONFIG_ENV_OFFSET 0x00 /* env. starts here */
  151. #define CONFIG_ENV_SIZE 4096
  152. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  153. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */
  154. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10 ms delay */
  155. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* byte addr. lenght */
  156. /*
  157. * CFI FLASH driver setup
  158. */
  159. #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
  160. #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/mtd/cfi_flash.c */
  161. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
  162. #define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
  163. /*
  164. * Timeout for Flash Erase and Flash Write
  165. * timeout values are in ticks
  166. */
  167. #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ)
  168. #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ)
  169. /*
  170. * JFFS2 partitions
  171. */
  172. #undef CONFIG_CMD_MTDPARTS
  173. #define CONFIG_JFFS2_DEV "nor0"
  174. /* EET platform additions */
  175. #ifdef CONFIG_IMX31_PHYCORE_EET
  176. #define CONFIG_BOARD_LATE_INIT
  177. #define CONFIG_MXC_GPIO
  178. #define CONFIG_HARD_SPI
  179. #define CONFIG_MXC_SPI
  180. #define CONFIG_CMD_SPI
  181. #define CONFIG_S6E63D6
  182. #define CONFIG_VIDEO
  183. #define CONFIG_CFB_CONSOLE
  184. #define CONFIG_VIDEO_MX3
  185. #define CONFIG_VIDEO_LOGO
  186. #define CONFIG_VIDEO_SW_CURSOR
  187. #define CONFIG_VGA_AS_SINGLE_DEVICE
  188. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  189. #define CONFIG_SPLASH_SCREEN
  190. #define CONFIG_CMD_BMP
  191. #define CONFIG_BMP_16BPP
  192. #endif
  193. #endif /* __CONFIG_H */