tlb.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * (C) Copyright 2008
  3. * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
  4. *
  5. * Copyright 2008 Freescale Semiconductor, Inc.
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/mmu.h>
  30. struct fsl_e_tlb_entry tlb_table[] = {
  31. /* TLB 0 - for temp stack in cache */
  32. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR, CFG_INIT_RAM_ADDR,
  33. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  34. 0, 0, BOOKE_PAGESZ_4K, 0),
  35. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 4 * 1024 , CFG_INIT_RAM_ADDR + 4 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 8 * 1024 , CFG_INIT_RAM_ADDR + 8 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 12 * 1024 , CFG_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. /*
  45. * TLB 0, 1: 128M Non-cacheable, guarded
  46. * 0xf8000000 128M FLASH
  47. * Out of reset this entry is only 4K.
  48. */
  49. SET_TLB_ENTRY(1, CFG_FLASH_BASE, CFG_FLASH_BASE,
  50. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 1, BOOKE_PAGESZ_64M, 1),
  52. SET_TLB_ENTRY(1, CFG_FLASH_BASE + 0x4000000, CFG_FLASH_BASE + 0x4000000,
  53. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  54. 0, 0, BOOKE_PAGESZ_64M, 1),
  55. /*
  56. * TLB 2: 256M Non-cacheable, guarded
  57. * 0x80000000 256M PCI1 MEM First half
  58. */
  59. SET_TLB_ENTRY(1, CFG_PCI1_MEM_PHYS, CFG_PCI1_MEM_PHYS,
  60. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  61. 0, 2, BOOKE_PAGESZ_256M, 1),
  62. /*
  63. * TLB 3: 256M Non-cacheable, guarded
  64. * 0x90000000 256M PCI1 MEM Second half
  65. */
  66. SET_TLB_ENTRY(1, CFG_PCI1_MEM_PHYS + 0x10000000, CFG_PCI1_MEM_PHYS + 0x10000000,
  67. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  68. 0, 3, BOOKE_PAGESZ_256M, 1),
  69. /*
  70. * TLB 4: 256M Non-cacheable, guarded
  71. * 0xc0000000 256M Rapid IO MEM First half
  72. */
  73. SET_TLB_ENTRY(1, CFG_RIO_MEM_BASE, CFG_RIO_MEM_BASE,
  74. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  75. 0, 4, BOOKE_PAGESZ_256M, 1),
  76. /*
  77. * TLB 5: 256M Non-cacheable, guarded
  78. * 0xd0000000 256M Rapid IO MEM Second half
  79. */
  80. SET_TLB_ENTRY(1, CFG_RIO_MEM_BASE + 0x10000000, CFG_RIO_MEM_BASE + 0x10000000,
  81. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  82. 0, 5, BOOKE_PAGESZ_256M, 1),
  83. /*
  84. * TLB 6: 64M Non-cacheable, guarded
  85. * 0xe000_0000 1M CCSRBAR
  86. * 0xe200_0000 16M PCI1 IO
  87. */
  88. SET_TLB_ENTRY(1, CFG_CCSRBAR, CFG_CCSRBAR_PHYS,
  89. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  90. 0, 6, BOOKE_PAGESZ_64M, 1),
  91. /*
  92. * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
  93. * 0x00000000 512M DDR System memory
  94. * Without SPD EEPROM configured DDR, this must be setup manually.
  95. * Make sure the TLB count at the top of this table is correct.
  96. * Likely it needs to be increased by two for these entries.
  97. */
  98. SET_TLB_ENTRY(1, CFG_DDR_SDRAM_BASE, CFG_DDR_SDRAM_BASE,
  99. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  100. 0, 7, BOOKE_PAGESZ_256M, 1),
  101. SET_TLB_ENTRY(1, CFG_DDR_SDRAM_BASE + 0x10000000, CFG_DDR_SDRAM_BASE + 0x10000000,
  102. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  103. 0, 8, BOOKE_PAGESZ_256M, 1),
  104. };
  105. int num_tlb_entries = ARRAY_SIZE(tlb_table);