at91sam9263ek.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/sizes.h>
  26. #include <asm/arch/at91sam9263.h>
  27. #include <asm/arch/at91sam9263_matrix.h>
  28. #include <asm/arch/at91sam9_smc.h>
  29. #include <asm/arch/at91_common.h>
  30. #include <asm/arch/at91_pmc.h>
  31. #include <asm/arch/at91_rstc.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/gpio.h>
  34. #include <asm/arch/io.h>
  35. #include <asm/arch/hardware.h>
  36. #include <lcd.h>
  37. #include <atmel_lcdc.h>
  38. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  39. #include <net.h>
  40. #endif
  41. #include <netdev.h>
  42. DECLARE_GLOBAL_DATA_PTR;
  43. /* ------------------------------------------------------------------------- */
  44. /*
  45. * Miscelaneous platform dependent initialisations
  46. */
  47. #ifdef CONFIG_CMD_NAND
  48. static void at91sam9263ek_nand_hw_init(void)
  49. {
  50. unsigned long csa;
  51. /* Enable CS3 */
  52. csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
  53. at91_sys_write(AT91_MATRIX_EBI0CSA,
  54. csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
  55. /* Configure SMC CS3 for NAND/SmartMedia */
  56. at91_sys_write(AT91_SMC_SETUP(3),
  57. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  58. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  59. at91_sys_write(AT91_SMC_PULSE(3),
  60. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  61. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  62. at91_sys_write(AT91_SMC_CYCLE(3),
  63. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  64. at91_sys_write(AT91_SMC_MODE(3),
  65. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  66. AT91_SMC_EXNWMODE_DISABLE |
  67. #ifdef CONFIG_SYS_NAND_DBW_16
  68. AT91_SMC_DBW_16 |
  69. #else /* CONFIG_SYS_NAND_DBW_8 */
  70. AT91_SMC_DBW_8 |
  71. #endif
  72. AT91_SMC_TDF_(2));
  73. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
  74. 1 << AT91SAM9263_ID_PIOCDE);
  75. /* Configure RDY/BSY */
  76. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  77. /* Enable NandFlash */
  78. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  79. }
  80. #endif
  81. #ifdef CONFIG_MACB
  82. static void at91sam9263ek_macb_hw_init(void)
  83. {
  84. unsigned long rstc;
  85. /* Enable clock */
  86. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
  87. /*
  88. * Disable pull-up on:
  89. * RXDV (PC25) => PHY normal mode (not Test mode)
  90. * ERX0 (PE25) => PHY ADDR0
  91. * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
  92. *
  93. * PHY has internal pull-down
  94. */
  95. writel(pin_to_mask(AT91_PIN_PC25),
  96. pin_to_controller(AT91_PIN_PC0) + PIO_PUDR);
  97. writel(pin_to_mask(AT91_PIN_PE25) |
  98. pin_to_mask(AT91_PIN_PE26),
  99. pin_to_controller(AT91_PIN_PE0) + PIO_PUDR);
  100. rstc = at91_sys_read(AT91_RSTC_MR) & AT91_RSTC_ERSTL;
  101. /* Need to reset PHY -> 500ms reset */
  102. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  103. (AT91_RSTC_ERSTL & (0x0D << 8)) |
  104. AT91_RSTC_URSTEN);
  105. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  106. /* Wait for end hardware reset */
  107. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  108. /* Restore NRST value */
  109. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  110. (rstc) |
  111. AT91_RSTC_URSTEN);
  112. /* Re-enable pull-up */
  113. writel(pin_to_mask(AT91_PIN_PC25),
  114. pin_to_controller(AT91_PIN_PC0) + PIO_PUER);
  115. writel(pin_to_mask(AT91_PIN_PE25) |
  116. pin_to_mask(AT91_PIN_PE26),
  117. pin_to_controller(AT91_PIN_PE0) + PIO_PUER);
  118. at91_macb_hw_init();
  119. }
  120. #endif
  121. #ifdef CONFIG_LCD
  122. vidinfo_t panel_info = {
  123. vl_col: 240,
  124. vl_row: 320,
  125. vl_clk: 4965000,
  126. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  127. ATMEL_LCDC_INVFRAME_INVERTED,
  128. vl_bpix: 3,
  129. vl_tft: 1,
  130. vl_hsync_len: 5,
  131. vl_left_margin: 1,
  132. vl_right_margin:33,
  133. vl_vsync_len: 1,
  134. vl_upper_margin:1,
  135. vl_lower_margin:0,
  136. mmio: AT91SAM9263_LCDC_BASE,
  137. };
  138. void lcd_enable(void)
  139. {
  140. at91_set_gpio_value(AT91_PIN_PA30, 1); /* power up */
  141. }
  142. void lcd_disable(void)
  143. {
  144. at91_set_gpio_value(AT91_PIN_PA30, 0); /* power down */
  145. }
  146. static void at91sam9263ek_lcd_hw_init(void)
  147. {
  148. at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
  149. at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
  150. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
  151. at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
  152. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
  153. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
  154. at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
  155. at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
  156. at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
  157. at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
  158. at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
  159. at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  160. at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  161. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
  162. at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  163. at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  164. at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
  165. at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
  166. at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
  167. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
  168. at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
  169. at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
  170. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC);
  171. gd->fb_base = AT91SAM9263_SRAM0_BASE;
  172. }
  173. #ifdef CONFIG_LCD_INFO
  174. #include <nand.h>
  175. #include <version.h>
  176. #ifndef CONFIG_SYS_NO_FLASH
  177. extern flash_info_t flash_info[];
  178. #endif
  179. void lcd_show_board_info(void)
  180. {
  181. ulong dram_size, nand_size;
  182. #ifndef CONFIG_SYS_NO_FLASH
  183. ulong flash_size;
  184. #endif
  185. int i;
  186. char temp[32];
  187. lcd_printf ("%s\n", U_BOOT_VERSION);
  188. lcd_printf ("(C) 2008 ATMEL Corp\n");
  189. lcd_printf ("at91support@atmel.com\n");
  190. lcd_printf ("%s CPU at %s MHz\n",
  191. AT91_CPU_NAME,
  192. strmhz(temp, get_cpu_clk_rate()));
  193. dram_size = 0;
  194. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  195. dram_size += gd->bd->bi_dram[i].size;
  196. nand_size = 0;
  197. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  198. nand_size += nand_info[i].size;
  199. #ifndef CONFIG_SYS_NO_FLASH
  200. flash_size = 0;
  201. for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
  202. flash_size += flash_info[i].size;
  203. #endif
  204. lcd_printf (" %ld MB SDRAM, %ld MB NAND",
  205. dram_size >> 20,
  206. nand_size >> 20 );
  207. #ifndef CONFIG_SYS_NO_FLASH
  208. lcd_printf (",\n %ld MB NOR",
  209. flash_size >> 20);
  210. #endif
  211. lcd_puts ("\n");
  212. }
  213. #endif /* CONFIG_LCD_INFO */
  214. #endif
  215. int board_init(void)
  216. {
  217. /* Enable Ctrlc */
  218. console_init_f();
  219. /* arch number of AT91SAM9263EK-Board */
  220. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
  221. /* adress of boot parameters */
  222. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  223. at91_serial_hw_init();
  224. #ifdef CONFIG_CMD_NAND
  225. at91sam9263ek_nand_hw_init();
  226. #endif
  227. #ifdef CONFIG_HAS_DATAFLASH
  228. at91_set_gpio_output(AT91_PIN_PE20, 1); /* select spi0 clock */
  229. at91_spi0_hw_init(1 << 0);
  230. #endif
  231. #ifdef CONFIG_MACB
  232. at91sam9263ek_macb_hw_init();
  233. #endif
  234. #ifdef CONFIG_USB_OHCI_NEW
  235. at91_uhp_hw_init();
  236. #endif
  237. #ifdef CONFIG_LCD
  238. at91sam9263ek_lcd_hw_init();
  239. #endif
  240. return 0;
  241. }
  242. int dram_init(void)
  243. {
  244. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  245. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  246. return 0;
  247. }
  248. #ifdef CONFIG_RESET_PHY_R
  249. void reset_phy(void)
  250. {
  251. #ifdef CONFIG_MACB
  252. /*
  253. * Initialize ethernet HW addr prior to starting Linux,
  254. * needed for nfsroot
  255. */
  256. eth_init(gd->bd);
  257. #endif
  258. }
  259. #endif
  260. int board_eth_init(bd_t *bis)
  261. {
  262. int rc = 0;
  263. #ifdef CONFIG_MACB
  264. rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x00);
  265. #endif
  266. return rc;
  267. }