top5200.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2003
  6. * Reinhard Meyer, EMK Elektronik GmbH, r.meyer@emk-elektronik.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. /*****************************************************************************
  30. * initialize SDRAM/DDRAM controller.
  31. * TBD: get data from I2C EEPROM
  32. *****************************************************************************/
  33. long int initdram (int board_type)
  34. {
  35. ulong dramsize = 0;
  36. #ifndef CFG_RAMBOOT
  37. #if 0
  38. ulong t;
  39. ulong tap_del;
  40. #endif
  41. #define MODE_EN 0x80000000
  42. #define SOFT_PRE 2
  43. #define SOFT_REF 4
  44. /* configure SDRAM start/end */
  45. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = (CFG_SDRAM_BASE & 0xFFF00000) | CFG_DRAM_RAM_SIZE;
  46. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000; /* disabled */
  47. /* setup config registers */
  48. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = CFG_DRAM_CONFIG1;
  49. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = CFG_DRAM_CONFIG2;
  50. /* unlock mode register */
  51. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN;
  52. /* precharge all banks */
  53. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN | SOFT_PRE;
  54. #ifdef CFG_DRAM_DDR
  55. /* set extended mode register */
  56. *(vu_short *)MPC5XXX_SDRAM_MODE = CFG_DRAM_EMODE;
  57. #endif
  58. /* set mode register */
  59. *(vu_short *)MPC5XXX_SDRAM_MODE = CFG_DRAM_MODE | 0x0400;
  60. /* precharge all banks */
  61. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN | SOFT_PRE;
  62. /* auto refresh */
  63. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN | SOFT_REF;
  64. /* set mode register */
  65. *(vu_short *)MPC5XXX_SDRAM_MODE = CFG_DRAM_MODE;
  66. /* normal operation */
  67. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL;
  68. /* write default TAP delay */
  69. *(vu_long *)MPC5XXX_CDM_PORCFG = CFG_DRAM_TAP_DEL << 24;
  70. #if 0
  71. for (tap_del = 0; tap_del < 32; tap_del++)
  72. {
  73. *(vu_long *)MPC5XXX_CDM_PORCFG = tap_del << 24;
  74. printf ("\nTAP Delay:%x Filling DRAM...", *(vu_long *)MPC5XXX_CDM_PORCFG);
  75. for (t = 0; t < 0x04000000; t+=4)
  76. *(vu_long *) t = t;
  77. printf ("Checking DRAM...\n");
  78. for (t = 0; t < 0x04000000; t+=4)
  79. {
  80. ulong rval = *(vu_long *) t;
  81. if (rval != t)
  82. {
  83. printf ("mismatch at %x: ", t);
  84. printf (" 1.read %x", rval);
  85. printf (" 2.read %x", *(vu_long *) t);
  86. printf (" 3.read %x", *(vu_long *) t);
  87. break;
  88. }
  89. }
  90. }
  91. #endif
  92. #endif /* CFG_RAMBOOT */
  93. dramsize = ((1 << (*(vu_long *)MPC5XXX_SDRAM_CS0CFG - 0x13)) << 20);
  94. /* return total ram size */
  95. return dramsize;
  96. }
  97. /*****************************************************************************
  98. * print board identification
  99. *****************************************************************************/
  100. int checkboard (void)
  101. {
  102. #if defined (CONFIG_EVAL5200)
  103. puts ("Board: EMK TOP5200 on EVAL5200\n");
  104. #else
  105. #if defined (CONFIG_LITE5200)
  106. puts ("Board: LITE5200\n");
  107. #else
  108. #if defined (CONFIG_MINI5200)
  109. puts ("Board: EMK TOP5200 on MINI5200\n");
  110. #else
  111. puts ("Board: EMK TOP5200\n");
  112. #endif
  113. #endif
  114. #endif
  115. return 0;
  116. }
  117. /*****************************************************************************
  118. * prepare for FLASH detection
  119. *****************************************************************************/
  120. void flash_preinit(void)
  121. {
  122. /*
  123. * Now, when we are in RAM, enable flash write
  124. * access for detection process.
  125. * Note that CS_BOOT cannot be cleared when
  126. * executing in flash.
  127. */
  128. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  129. }
  130. /*****************************************************************************
  131. * finalize FLASH setup
  132. *****************************************************************************/
  133. void flash_afterinit(uint bank, ulong start, ulong size)
  134. {
  135. if (bank == 0) { /* adjust mapping */
  136. *(vu_long *)MPC5XXX_BOOTCS_START =
  137. *(vu_long *)MPC5XXX_CS0_START = START_REG(start);
  138. *(vu_long *)MPC5XXX_BOOTCS_STOP =
  139. *(vu_long *)MPC5XXX_CS0_STOP = STOP_REG(start, size);
  140. }
  141. }
  142. /*****************************************************************************
  143. * otherinits after RAM is there and we are relocated to RAM
  144. * note: though this is an int function, nobody cares for the result!
  145. *****************************************************************************/
  146. int misc_init_r (void)
  147. {
  148. #if !defined (CONFIG_LITE5200)
  149. /* read 'factory' part of EEPROM */
  150. extern void read_factory_r (void);
  151. read_factory_r ();
  152. #endif
  153. return (0);
  154. }
  155. /*****************************************************************************
  156. * initialize the PCI system
  157. *****************************************************************************/
  158. #ifdef CONFIG_PCI
  159. static struct pci_controller hose;
  160. extern void pci_mpc5xxx_init(struct pci_controller *);
  161. void pci_init_board(void)
  162. {
  163. pci_mpc5xxx_init(&hose);
  164. }
  165. #endif
  166. /*****************************************************************************
  167. * provide the IDE Reset Function
  168. *****************************************************************************/
  169. #if defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET)
  170. void init_ide_reset (void)
  171. {
  172. debug ("init_ide_reset\n");
  173. /* Configure PSC1_4 as GPIO output for ATA reset */
  174. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  175. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  176. }
  177. void ide_set_reset (int idereset)
  178. {
  179. debug ("ide_reset(%d)\n", idereset);
  180. if (idereset) {
  181. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  182. } else {
  183. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  184. }
  185. }
  186. #endif /* defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET) */