atstk1006.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*
  2. * Copyright (C) 2005-2006 Atmel Corporation
  3. *
  4. * Configuration settings for the ATSTK1002 CPU daughterboard
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #define CONFIG_AVR32 1
  27. #define CONFIG_AT32AP 1
  28. #define CONFIG_AT32AP7000 1
  29. #define CONFIG_ATSTK1006 1
  30. #define CONFIG_ATSTK1000 1
  31. #define CONFIG_ATSTK1000_EXT_FLASH 1
  32. /*
  33. * Timer clock frequency. We're using the CPU-internal COUNT register
  34. * for this, so this is equivalent to the CPU core clock frequency
  35. */
  36. #define CFG_HZ 1000
  37. /*
  38. * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
  39. * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
  40. * PLL frequency.
  41. * (CFG_OSC0_HZ * CFG_PLL0_MUL) / CFG_PLL0_DIV = PLL MHz
  42. */
  43. #define CONFIG_PLL 1
  44. #define CFG_POWER_MANAGER 1
  45. #define CFG_OSC0_HZ 20000000
  46. #define CFG_PLL0_DIV 1
  47. #define CFG_PLL0_MUL 7
  48. #define CFG_PLL0_SUPPRESS_CYCLES 16
  49. /*
  50. * Set the CPU running at:
  51. * PLL / (2^CFG_CLKDIV_CPU) = CPU MHz
  52. */
  53. #define CFG_CLKDIV_CPU 0
  54. /*
  55. * Set the HSB running at:
  56. * PLL / (2^CFG_CLKDIV_HSB) = HSB MHz
  57. */
  58. #define CFG_CLKDIV_HSB 1
  59. /*
  60. * Set the PBA running at:
  61. * PLL / (2^CFG_CLKDIV_PBA) = PBA MHz
  62. */
  63. #define CFG_CLKDIV_PBA 2
  64. /*
  65. * Set the PBB running at:
  66. * PLL / (2^CFG_CLKDIV_PBB) = PBB MHz
  67. */
  68. #define CFG_CLKDIV_PBB 1
  69. /*
  70. * The PLLOPT register controls the PLL like this:
  71. * icp = PLLOPT<2>
  72. * ivco = PLLOPT<1:0>
  73. *
  74. * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
  75. */
  76. #define CFG_PLL0_OPT 0x04
  77. #undef CONFIG_USART0
  78. #define CONFIG_USART1 1
  79. #undef CONFIG_USART2
  80. #undef CONFIG_USART3
  81. /* User serviceable stuff */
  82. #define CONFIG_DOS_PARTITION 1
  83. #define CONFIG_CMDLINE_TAG 1
  84. #define CONFIG_SETUP_MEMORY_TAGS 1
  85. #define CONFIG_INITRD_TAG 1
  86. #define CONFIG_STACKSIZE (2048)
  87. #define CONFIG_BAUDRATE 115200
  88. #define CONFIG_BOOTARGS \
  89. "console=ttyS0 root=mtd3 fbmem=2400k"
  90. #define CONFIG_BOOTCOMMAND \
  91. "fsload; bootm $(fileaddr)"
  92. /*
  93. * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
  94. * data on the serial line may interrupt the boot sequence.
  95. */
  96. #define CONFIG_BOOTDELAY 1
  97. #define CONFIG_AUTOBOOT 1
  98. #define CONFIG_AUTOBOOT_KEYED 1
  99. #define CONFIG_AUTOBOOT_PROMPT \
  100. "Press SPACE to abort autoboot in %d seconds\n"
  101. #define CONFIG_AUTOBOOT_DELAY_STR "d"
  102. #define CONFIG_AUTOBOOT_STOP_STR " "
  103. /*
  104. * After booting the board for the first time, new ethernet addresses
  105. * should be generated and assigned to the environment variables
  106. * "ethaddr" and "eth1addr". This is normally done during production.
  107. */
  108. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
  109. #define CONFIG_NET_MULTI 1
  110. /*
  111. * BOOTP options
  112. */
  113. #define CONFIG_BOOTP_SUBNETMASK
  114. #define CONFIG_BOOTP_GATEWAY
  115. /*
  116. * Command line configuration.
  117. */
  118. #include <config_cmd_default.h>
  119. #define CONFIG_CMD_ASKENV
  120. #define CONFIG_CMD_DHCP
  121. #define CONFIG_CMD_EXT2
  122. #define CONFIG_CMD_FAT
  123. #define CONFIG_CMD_JFFS2
  124. #define CONFIG_CMD_MMC
  125. #undef CONFIG_CMD_AUTOSCRIPT
  126. #undef CONFIG_CMD_FPGA
  127. #undef CONFIG_CMD_SETGETDCR
  128. #undef CONFIG_CMD_XIMG
  129. #define CONFIG_ATMEL_USART 1
  130. #define CONFIG_MACB 1
  131. #define CONFIG_PIO2 1
  132. #define CFG_NR_PIOS 5
  133. #define CFG_HSDRAMC 1
  134. #define CONFIG_MMC 1
  135. #define CFG_DCACHE_LINESZ 32
  136. #define CFG_ICACHE_LINESZ 32
  137. #define CONFIG_NR_DRAM_BANKS 1
  138. /* External flash on STK1000 */
  139. #if 0
  140. #define CFG_FLASH_CFI 1
  141. #define CFG_FLASH_CFI_DRIVER 1
  142. #endif
  143. #define CFG_FLASH_BASE 0x00000000
  144. #define CFG_FLASH_SIZE 0x800000
  145. #define CFG_MAX_FLASH_BANKS 1
  146. #define CFG_MAX_FLASH_SECT 135
  147. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  148. #define CFG_INTRAM_BASE 0x24000000
  149. #define CFG_INTRAM_SIZE 0x8000
  150. #define CFG_SDRAM_BASE 0x10000000
  151. #define CFG_ENV_IS_IN_FLASH 1
  152. #define CFG_ENV_SIZE 65536
  153. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
  154. #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
  155. #define CFG_MALLOC_LEN (256*1024)
  156. #define CFG_DMA_ALLOC_LEN (16384)
  157. /* Allow 4MB for the kernel run-time image */
  158. #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x00400000)
  159. #define CFG_BOOTPARAMS_LEN (16 * 1024)
  160. /* Other configuration settings that shouldn't have to change all that often */
  161. #define CFG_PROMPT "U-Boot> "
  162. #define CFG_CBSIZE 256
  163. #define CFG_MAXARGS 16
  164. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  165. #define CFG_LONGHELP 1
  166. #define CFG_MEMTEST_START CFG_SDRAM_BASE
  167. #define CFG_MEMTEST_END (CFG_MEMTEST_START + 0x3f00000)
  168. #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
  169. #endif /* __CONFIG_H */