immap_83xx.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186
  1. /*
  2. * MPC8349 Internal Memory Map
  3. * Copyright (c) 2004 Freescale Semiconductor.
  4. * Eran Liberty (liberty@freescale.com)
  5. *
  6. * based on:
  7. * - MPC8260 Internal Memory Map
  8. * Copyright (c) 1999 Dan Malek (dmalek@jlc.net)
  9. * - MPC85xx Internal Memory Map
  10. * Copyright(c) 2002,2003 Motorola Inc.
  11. * Xianghua Xiao (x.xiao@motorola.com)
  12. */
  13. #ifndef __IMMAP_8349__
  14. #define __IMMAP_8349__
  15. #include <asm/types.h>
  16. #include <asm/i2c.h>
  17. /*
  18. * Local Access Window.
  19. */
  20. typedef struct law8349 {
  21. u32 bar; /* LBIU local access window base address register */
  22. /* Identifies the 20 most-significant address bits of the base of local
  23. * access window n. The specified base address should be aligned to the
  24. * window size, as defined by LBLAWARn[SIZE].
  25. */
  26. #define LAWBAR_BAR 0xFFFFF000
  27. #define LAWBAR_RES ~(LAWBAR_BAR)
  28. u32 ar; /* LBIU local access window attribute register */
  29. } law8349_t;
  30. /*
  31. * System configuration registers.
  32. */
  33. typedef struct sysconf8349 {
  34. u32 immrbar; /* Internal memory map base address register */
  35. u8 res0[0x04];
  36. u32 altcbar; /* Alternate configuration base address register */
  37. /* Identifies the12 most significant address bits of an alternate base
  38. * address used for boot sequencer configuration accesses.
  39. */
  40. #define ALTCBAR_BASE_ADDR 0xFFF00000
  41. #define ALTCBAR_RES ~(ALTCBAR_BASE_ADDR) /* Reserved. Write has no effect, read returns 0. */
  42. u8 res1[0x14];
  43. law8349_t lblaw[4]; /* LBIU local access window */
  44. u8 res2[0x20];
  45. law8349_t pcilaw[2]; /* PCI local access window */
  46. u8 res3[0x30];
  47. law8349_t ddrlaw[2]; /* DDR local access window */
  48. u8 res4[0x50];
  49. u32 sgprl; /* System General Purpose Register Low */
  50. u32 sgprh; /* System General Purpose Register High */
  51. u32 spridr; /* System Part and Revision ID Register */
  52. #define SPRIDR_PARTID 0xFFFF0000 /* Part Identification. */
  53. #define SPRIDR_REVID 0x0000FFFF /* Revision Identification. */
  54. u8 res5[0x04];
  55. u32 spcr; /* System Priority Configuration Register */
  56. #define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable. */
  57. #define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority. */
  58. #define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable. */
  59. #define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority. */
  60. #define SPCR_TSEC1DP 0x00003000 /* TSEC1 data priority. */
  61. #define SPCR_TSEC1BDP 0x00000C00 /* TSEC1 buffer descriptor priority. */
  62. #define SPCR_TSEC1EP 0x00000300 /* TSEC1 emergency priority. */
  63. #define SPCR_TSEC2DP 0x00000030 /* TSEC2 data priority. */
  64. #define SPCR_TSEC2BDP 0x0000000C /* TSEC2 buffer descriptor priority. */
  65. #define SPCR_TSEC2EP 0x00000003 /* TSEC2 emergency priority. */
  66. #define SPCR_RES ~(SPCR_PCIHPE | SPCR_PCIPR | SPCR_TBEN | SPCR_COREPR \
  67. | SPCR_TSEC1DP | SPCR_TSEC1BDP | SPCR_TSEC1EP \
  68. | SPCR_TSEC2DP | SPCR_TSEC2BDP | SPCR_TSEC2EP)
  69. u32 sicrl; /* System General Purpose Register Low */
  70. #define SICRL_LDP_A 0x80000000
  71. #define SICRL_USB1 0x40000000
  72. #define SICRL_USB0 0x20000000
  73. #define SICRL_UART 0x0C000000
  74. #define SICRL_GPIO1_A 0x02000000
  75. #define SICRL_GPIO1_B 0x01000000
  76. #define SICRL_GPIO1_C 0x00800000
  77. #define SICRL_GPIO1_D 0x00400000
  78. #define SICRL_GPIO1_E 0x00200000
  79. #define SICRL_GPIO1_F 0x00180000
  80. #define SICRL_GPIO1_G 0x00040000
  81. #define SICRL_GPIO1_H 0x00020000
  82. #define SICRL_GPIO1_I 0x00010000
  83. #define SICRL_GPIO1_J 0x00008000
  84. #define SICRL_GPIO1_K 0x00004000
  85. #define SICRL_GPIO1_L 0x00003000
  86. #define SICRL_RES ~(SICRL_LDP_A | SICRL_USB0 | SICRL_USB1 | SICRL_UART \
  87. | SICRL_GPIO1_A | SICRL_GPIO1_B | SICRL_GPIO1_C \
  88. | SICRL_GPIO1_D | SICRL_GPIO1_E | SICRL_GPIO1_F \
  89. | SICRL_GPIO1_G | SICRL_GPIO1_H | SICRL_GPIO1_I \
  90. | SICRL_GPIO1_J | SICRL_GPIO1_K | SICRL_GPIO1_L )
  91. u32 sicrh; /* System General Purpose Register High */
  92. #define SICRH_DDR 0x80000000
  93. #define SICRH_TSEC1_A 0x10000000
  94. #define SICRH_TSEC1_B 0x08000000
  95. #define SICRH_TSEC1_C 0x04000000
  96. #define SICRH_TSEC1_D 0x02000000
  97. #define SICRH_TSEC1_E 0x01000000
  98. #define SICRH_TSEC1_F 0x00800000
  99. #define SICRH_TSEC2_A 0x00400000
  100. #define SICRH_TSEC2_B 0x00200000
  101. #define SICRH_TSEC2_C 0x00100000
  102. #define SICRH_TSEC2_D 0x00080000
  103. #define SICRH_TSEC2_E 0x00040000
  104. #define SICRH_TSEC2_F 0x00020000
  105. #define SICRH_TSEC2_G 0x00010000
  106. #define SICRH_TSEC2_H 0x00008000
  107. #define SICRH_GPIO2_A 0x00004000
  108. #define SICRH_GPIO2_B 0x00002000
  109. #define SICRH_GPIO2_C 0x00001000
  110. #define SICRH_GPIO2_D 0x00000800
  111. #define SICRH_GPIO2_E 0x00000400
  112. #define SICRH_GPIO2_F 0x00000200
  113. #define SICRH_GPIO2_G 0x00000180
  114. #define SICRH_GPIO2_H 0x00000060
  115. #define SICRH_TSOBI1 0x00000002
  116. #define SICRH_TSOBI2 0x00000001
  117. #define SICRh_RES ~( SICRH_DDR | SICRH_TSEC1_A | SICRH_TSEC1_B \
  118. | SICRH_TSEC1_C | SICRH_TSEC1_D | SICRH_TSEC1_E \
  119. | SICRH_TSEC1_F | SICRH_TSEC2_A | SICRH_TSEC2_B \
  120. | SICRH_TSEC2_C | SICRH_TSEC2_D | SICRH_TSEC2_E \
  121. | SICRH_TSEC2_F | SICRH_TSEC2_G | SICRH_TSEC2_H \
  122. | SICRH_GPIO2_A | SICRH_GPIO2_B | SICRH_GPIO2_C \
  123. | SICRH_GPIO2_D | SICRH_GPIO2_E | SICRH_GPIO2_F \
  124. | SICRH_GPIO2_G | SICRH_GPIO2_H | SICRH_TSOBI1 \
  125. | SICRH_TSOBI2)
  126. u8 res6[0xE4];
  127. } sysconf8349_t;
  128. /*
  129. * Watch Dog Timer (WDT) Registers
  130. */
  131. typedef struct wdt8349 {
  132. u8 res0[4];
  133. u32 swcrr; /* System watchdog control register */
  134. u32 swcnr; /* System watchdog count register */
  135. #define SWCNR_SWCN 0x0000FFFF Software Watchdog Count Field.
  136. #define SWCNR_RES ~(SWCNR_SWCN)
  137. u8 res1[2];
  138. u16 swsrr; /* System watchdog service register */
  139. u8 res2[0xF0];
  140. } wdt8349_t;
  141. /*
  142. * RTC/PIT Module Registers
  143. */
  144. typedef struct rtclk8349 {
  145. u32 cnr; /* control register */
  146. #define CNR_CLEN 0x00000080 /* Clock Enable Control Bit */
  147. #define CNR_CLIN 0x00000040 /* Input Clock Control Bit */
  148. #define CNR_AIM 0x00000002 /* Alarm Interrupt Mask Bit */
  149. #define CNR_SIM 0x00000001 /* Second Interrupt Mask Bit */
  150. #define CNR_RES ~(CNR_CLEN | CNR_CLIN | CNR_AIM | CNR_SIM)
  151. u32 ldr; /* load register */
  152. u32 psr; /* prescale register */
  153. u32 ctr; /* register */
  154. u32 evr; /* event register */
  155. #define RTEVR_SIF 0x00000001 /* Second Interrupt Flag Bit */
  156. #define RTEVR_AIF 0x00000002 /* Alarm Interrupt Flag Bit */
  157. #define RTEVR_RES ~(EVR_SIF | EVR_AIF)
  158. u32 alr; /* alarm register */
  159. u8 res0[0xE8];
  160. } rtclk8349_t;
  161. /*
  162. * Global timper module
  163. */
  164. typedef struct gtm8349 {
  165. u8 cfr1; /* Timer1/2 Configuration */
  166. #define CFR1_PCAS 0x80 /* Pair Cascade mode */
  167. #define CFR1_BCM 0x40 /* Backward compatible mode */
  168. #define CFR1_STP2 0x20 /* Stop timer */
  169. #define CFR1_RST2 0x10 /* Reset timer */
  170. #define CFR1_GM2 0x08 /* Gate mode for pin 2 */
  171. #define CFR1_GM1 0x04 /* Gate mode for pin 1 */
  172. #define CFR1_STP1 0x02 /* Stop timer */
  173. #define CFR1_RST1 0x01 /* Reset timer */
  174. u8 res0[3];
  175. u8 cfr2; /* Timer3/4 Configuration */
  176. #define CFR2_PCAS 0x80 /* Pair Cascade mode */
  177. #define CFR2_SCAS 0x40 /* Super Cascade mode */
  178. #define CFR2_STP4 0x20 /* Stop timer */
  179. #define CFR2_RST4 0x10 /* Reset timer */
  180. #define CFR2_GM4 0x08 /* Gate mode for pin 4 */
  181. #define CFR2_GM3 0x04 /* Gate mode for pin 3 */
  182. #define CFR2_STP3 0x02 /* Stop timer */
  183. #define CFR2_RST3 0x01 /* Reset timer */
  184. u8 res1[10];
  185. u16 mdr1; /* Timer1 Mode Register */
  186. #define MDR_SPS 0xff00 /* Secondary Prescaler value */
  187. #define MDR_CE 0x00c0 /* Capture edge and enable interrupt */
  188. #define MDR_OM 0x0020 /* Output mode */
  189. #define MDR_ORI 0x0010 /* Output reference interrupt enable */
  190. #define MDR_FRR 0x0008 /* Free run/restart */
  191. #define MDR_ICLK 0x0006 /* Input clock source for the timer */
  192. #define MDR_GE 0x0001 /* Gate enable */
  193. u16 mdr2; /* Timer2 Mode Register */
  194. u16 rfr1; /* Timer1 Reference Register */
  195. u16 rfr2; /* Timer2 Reference Register */
  196. u16 cpr1; /* Timer1 Capture Register */
  197. u16 cpr2; /* Timer2 Capture Register */
  198. u16 cnr1; /* Timer1 Counter Register */
  199. u16 cnr2; /* Timer2 Counter Register */
  200. u16 mdr3; /* Timer3 Mode Register */
  201. u16 mdr4; /* Timer4 Mode Register */
  202. u16 rfr3; /* Timer3 Reference Register */
  203. u16 rfr4; /* Timer4 Reference Register */
  204. u16 cpr3; /* Timer3 Capture Register */
  205. u16 cpr4; /* Timer4 Capture Register */
  206. u16 cnr3; /* Timer3 Counter Register */
  207. u16 cnr4; /* Timer4 Counter Register */
  208. u16 evr1; /* Timer1 Event Register */
  209. u16 evr2; /* Timer2 Event Register */
  210. u16 evr3; /* Timer3 Event Register */
  211. u16 evr4; /* Timer4 Event Register */
  212. #define GTEVR_REF 0x0002 /* Output reference event */
  213. #define GTEVR_CAP 0x0001 /* Counter Capture event */
  214. #define GTEVR_RES ~(EVR_CAP|EVR_REF)
  215. u16 psr1; /* Timer1 Prescaler Register */
  216. u16 psr2; /* Timer2 Prescaler Register */
  217. u16 psr3; /* Timer3 Prescaler Register */
  218. u16 psr4; /* Timer4 Prescaler Register */
  219. u8 res[0xC0];
  220. } gtm8349_t;
  221. /*
  222. * Integrated Programmable Interrupt Controller
  223. */
  224. typedef struct ipic8349 {
  225. u32 sicfr; /* System Global Interrupt Configuration Register (SICFR) */
  226. #define SICFR_HPI 0x7f000000 /* Highest Priority Interrupt */
  227. #define SICFR_MPSB 0x00400000 /* Mixed interrupts Priority Scheme for group B */
  228. #define SICFR_MPSA 0x00200000 /* Mixed interrupts Priority Scheme for group A */
  229. #define SICFR_IPSD 0x00080000 /* Internal interrupts Priority Scheme for group D */
  230. #define SICFR_IPSA 0x00010000 /* Internal interrupts Priority Scheme for group A */
  231. #define SICFR_HPIT 0x00000300 /* HPI priority position IPIC output interrupt Type */
  232. #define SICFR_RES ~(SICFR_HPI|SICFR_MPSB|SICFR_MPSA|SICFR_IPSD|SICFR_IPSA|SICFR_HPIT)
  233. u32 sivcr; /* System Global Interrupt Vector Register (SIVCR) */
  234. #define SICVR_IVECX 0xfc000000 /* Interrupt vector (for CE compatibility purpose only not used in 8349 IPIC implementation) */
  235. #define SICVR_IVEC 0x0000007f /* Interrupt vector */
  236. #define SICVR_RES ~(SICVR_IVECX|SICVR_IVEC)
  237. u32 sipnr_h; /* System Internal Interrupt Pending Register - High (SIPNR_H) */
  238. #define SIIH_TSEC1TX 0x80000000 /* TSEC1 Tx interrupt */
  239. #define SIIH_TSEC1RX 0x40000000 /* TSEC1 Rx interrupt */
  240. #define SIIH_TSEC1ER 0x20000000 /* TSEC1 Eror interrupt */
  241. #define SIIH_TSEC2TX 0x10000000 /* TSEC2 Tx interrupt */
  242. #define SIIH_TSEC2RX 0x08000000 /* TSEC2 Rx interrupt */
  243. #define SIIH_TSEC2ER 0x04000000 /* TSEC2 Eror interrupt */
  244. #define SIIH_USB2DR 0x02000000 /* USB2 DR interrupt */
  245. #define SIIH_USB2MPH 0x01000000 /* USB2 MPH interrupt */
  246. #define SIIH_UART1 0x00000080 /* UART1 interrupt */
  247. #define SIIH_UART2 0x00000040 /* UART2 interrupt */
  248. #define SIIH_SEC 0x00000020 /* SEC interrupt */
  249. #define SIIH_I2C1 0x00000004 /* I2C1 interrupt */
  250. #define SIIH_I2C2 0x00000002 /* I2C1 interrupt */
  251. #define SIIH_SPI 0x00000001 /* SPI interrupt */
  252. #define SIIH_RES ~(SIIH_TSEC1TX | SIIH_TSEC1RX | SIIH_TSEC1ER \
  253. | SIIH_TSEC2TX | SIIH_TSEC2RX | SIIH_TSEC2ER \
  254. | SIIH_USB2DR | SIIH_USB2MPH | SIIH_UART1 \
  255. | SIIH_UART2 | SIIH_SEC | SIIH_I2C1 \
  256. | SIIH_I2C2 | SIIH_SPI)
  257. u32 sipnr_l; /* System Internal Interrupt Pending Register - Low (SIPNR_L) */
  258. #define SIIL_RTCS 0x80000000 /* RTC SECOND interrupt */
  259. #define SIIL_PIT 0x40000000 /* PIT interrupt */
  260. #define SIIL_PCI1 0x20000000 /* PCI1 interrupt */
  261. #define SIIL_PCI2 0x10000000 /* PCI2 interrupt */
  262. #define SIIL_RTCA 0x08000000 /* RTC ALARM interrupt */
  263. #define SIIL_MU 0x04000000 /* Message Unit interrupt */
  264. #define SIIL_SBA 0x02000000 /* System Bus Arbiter interrupt */
  265. #define SIIL_DMA 0x01000000 /* DMA interrupt */
  266. #define SIIL_GTM4 0x00800000 /* GTM4 interrupt */
  267. #define SIIL_GTM8 0x00400000 /* GTM8 interrupt */
  268. #define SIIL_GPIO1 0x00200000 /* GPIO1 interrupt */
  269. #define SIIL_GPIO2 0x00100000 /* GPIO2 interrupt */
  270. #define SIIL_DDR 0x00080000 /* DDR interrupt */
  271. #define SIIL_LBC 0x00040000 /* LBC interrupt */
  272. #define SIIL_GTM2 0x00020000 /* GTM2 interrupt */
  273. #define SIIL_GTM6 0x00010000 /* GTM6 interrupt */
  274. #define SIIL_PMC 0x00008000 /* PMC interrupt */
  275. #define SIIL_GTM3 0x00000800 /* GTM3 interrupt */
  276. #define SIIL_GTM7 0x00000400 /* GTM7 interrupt */
  277. #define SIIL_GTM1 0x00000020 /* GTM1 interrupt */
  278. #define SIIL_GTM5 0x00000010 /* GTM5 interrupt */
  279. #define SIIL_DPTC 0x00000001 /* DPTC interrupt (!!! Invisible for user !!!) */
  280. #define SIIL_RES ~(SIIL_RTCS | SIIL_PIT | SIIL_PCI1 | SIIL_PCI2 \
  281. | SIIL_RTCA | SIIL_MU | SIIL_SBA | SIIL_DMA \
  282. | SIIL_GTM4 | SIIL_GTM8 | SIIL_GPIO1 | SIIL_GPIO2 \
  283. | SIIL_DDR | SIIL_LBC | SIIL_GTM2 | SIIL_GTM6 \
  284. | SIIL_PMC |SIIL_GTM3 | SIIL_GTM7 | SIIL_GTM1 \
  285. | SIIL_GTM5 |SIIL_DPTC )
  286. u32 siprr_a; /* System Internal Interrupt Group A Priority Register (PRR) */
  287. u8 res0[8];
  288. u32 siprr_d; /* System Internal Interrupt Group D Priority Register (PRR) */
  289. u32 simsr_h; /* System Internal Interrupt Mask Register - High (SIIH) */
  290. u32 simsr_l; /* System Internal Interrupt Mask Register - Low (SIIL) */
  291. u8 res1[4];
  292. u32 sepnr; /* System External Interrupt Pending Register (SEI) */
  293. u32 smprr_a; /* System Mixed Interrupt Group A Priority Register (PRR) */
  294. u32 smprr_b; /* System Mixed Interrupt Group B Priority Register (PRR) */
  295. #define PRR_0 0xe0000000 /* Priority Register, Position 0 programming */
  296. #define PRR_1 0x1c000000 /* Priority Register, Position 1 programming */
  297. #define PRR_2 0x03800000 /* Priority Register, Position 2 programming */
  298. #define PRR_3 0x00700000 /* Priority Register, Position 3 programming */
  299. #define PRR_4 0x0000e000 /* Priority Register, Position 4 programming */
  300. #define PRR_5 0x00001c00 /* Priority Register, Position 5 programming */
  301. #define PRR_6 0x00000380 /* Priority Register, Position 6 programming */
  302. #define PRR_7 0x00000070 /* Priority Register, Position 7 programming */
  303. #define PRR_RES ~(PRR_0|PRR_1|PRR_2|PRR_3|PRR_4|PRR_5|PRR_6|PRR_7)
  304. u32 semsr; /* System External Interrupt Mask Register (SEI) */
  305. #define SEI_IRQ0 0x80000000 /* IRQ0 external interrupt */
  306. #define SEI_IRQ1 0x40000000 /* IRQ1 external interrupt */
  307. #define SEI_IRQ2 0x20000000 /* IRQ2 external interrupt */
  308. #define SEI_IRQ3 0x10000000 /* IRQ3 external interrupt */
  309. #define SEI_IRQ4 0x08000000 /* IRQ4 external interrupt */
  310. #define SEI_IRQ5 0x04000000 /* IRQ5 external interrupt */
  311. #define SEI_IRQ6 0x02000000 /* IRQ6 external interrupt */
  312. #define SEI_IRQ7 0x01000000 /* IRQ7 external interrupt */
  313. #define SEI_SIRQ0 0x00008000 /* SIRQ0 external interrupt */
  314. #define SEI_RES ~( SEI_IRQ0 | SEI_IRQ1 | SEI_IRQ2 | SEI_IRQ3 \
  315. | SEI_IRQ4 | SEI_IRQ5 | SEI_IRQ6 | SEI_IRQ7 \
  316. | SEI_SIRQ0)
  317. u32 secnr; /* System External Interrupt Control Register (SECNR) */
  318. #define SECNR_MIXB0T 0xc0000000 /* MIXB0 priority position IPIC output interrupt type */
  319. #define SECNR_MIXB1T 0x30000000 /* MIXB1 priority position IPIC output interrupt type */
  320. #define SECNR_MIXA0T 0x00c00000 /* MIXA0 priority position IPIC output interrupt type */
  321. #define SECNR_SYSA1T 0x00300000 /* MIXA1 priority position IPIC output interrupt type */
  322. #define SECNR_EDI0 0x00008000 /* IRQ0 external interrupt edge/level detect */
  323. #define SECNR_EDI1 0x00004000 /* IRQ1 external interrupt edge/level detect */
  324. #define SECNR_EDI2 0x00002000 /* IRQ2 external interrupt edge/level detect */
  325. #define SECNR_EDI3 0x00001000 /* IRQ3 external interrupt edge/level detect */
  326. #define SECNR_EDI4 0x00000800 /* IRQ4 external interrupt edge/level detect */
  327. #define SECNR_EDI5 0x00000400 /* IRQ5 external interrupt edge/level detect */
  328. #define SECNR_EDI6 0x00000200 /* IRQ6 external interrupt edge/level detect */
  329. #define SECNR_EDI7 0x00000100 /* IRQ7 external interrupt edge/level detect */
  330. #define SECNR_RES ~( SECNR_MIXB0T | SECNR_MIXB1T | SECNR_MIXA0T \
  331. | SECNR_SYSA1T | SECNR_EDI0 | SECNR_EDI1 \
  332. | SECNR_EDI2 | SECNR_EDI3 | SECNR_EDI4 \
  333. | SECNR_EDI5 | SECNR_EDI6 | SECNR_EDI7)
  334. u32 sersr; /* System Error Status Register (SERR) */
  335. u32 sermr; /* System Error Mask Register (SERR) */
  336. #define SERR_IRQ0 0x80000000 /* IRQ0 MCP request */
  337. #define SERR_WDT 0x40000000 /* WDT MCP request */
  338. #define SERR_SBA 0x20000000 /* SBA MCP request */
  339. #define SERR_DDR 0x10000000 /* DDR MCP request */
  340. #define SERR_LBC 0x08000000 /* LBC MCP request */
  341. #define SERR_PCI1 0x04000000 /* PCI1 MCP request */
  342. #define SERR_PCI2 0x02000000 /* PCI2 MCP request */
  343. #define SERR_MU 0x01000000 /* MU MCP request */
  344. #define SERR_RNC 0x00010000 /* MU MCP request (!!! Non-visible for users !!!) */
  345. #define SERR_RES ~( SERR_IRQ0 | SERR_WDT | SERR_SBA | SERR_DDR \
  346. |SERR_LBC | SERR_PCI1 | SERR_PCI2 | SERR_MU \
  347. |SERR_RNC )
  348. u32 sercr; /* System Error Control Register (SERCR) */
  349. #define SERCR_MCPR 0x00000001 /* MCP Route */
  350. #define SERCR_RES ~(SERCR_MCPR)
  351. u8 res2[4];
  352. u32 sifcr_h; /* System Internal Interrupt Force Register - High (SIIH) */
  353. u32 sifcr_l; /* System Internal Interrupt Force Register - Low (SIIL) */
  354. u32 sefcr; /* System External Interrupt Force Register (SEI) */
  355. u32 serfr; /* System Error Force Register (SERR) */
  356. u8 res3[0xA0];
  357. } ipic8349_t;
  358. /*
  359. * System Arbiter Registers
  360. */
  361. typedef struct arbiter8349 {
  362. u32 acr; /* Arbiter Configuration Register */
  363. #define ACR_COREDIS 0x10000000 /* Core disable. */
  364. #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth (number of outstanding transactions). */
  365. #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count. */
  366. #define ACR_RPTCNT 0x00000700 /* Repeat count. */
  367. #define ACR_APARK 0x00000030 /* Address parking. */
  368. #define ACR_PARKM 0x0000000F /* Parking master. */
  369. #define ACR_RES ~(ACR_COREDIS|ACR_PIPE_DEP|ACR_PCI_RPTCNT|ACR_RPTCNT|ACR_APARK|ACR_PARKM)
  370. u32 atr; /* Arbiter Timers Register */
  371. #define ATR_DTO 0x00FF0000 /* Data time out. */
  372. #define ATR_ATO 0x000000FF /* Address time out. */
  373. #define ATR_RES ~(ATR_DTO|ATR_ATO)
  374. u8 res[4];
  375. u32 aer; /* Arbiter Event Register (AE)*/
  376. u32 aidr; /* Arbiter Interrupt Definition Register (AE) */
  377. u32 amr; /* Arbiter Mask Register (AE) */
  378. u32 aeatr; /* Arbiter Event Attributes Register */
  379. #define AEATR_EVENT 0x07000000 /* Event type. */
  380. #define AEATR_MSTR_ID 0x001F0000 /* Master Id. */
  381. #define AEATR_TBST 0x00000800 /* Transfer burst. */
  382. #define AEATR_TSIZE 0x00000700 /* Transfer Size. */
  383. #define AEATR_TTYPE 0x0000001F /* Transfer Type. */
  384. #define AEATR_RES ~(AEATR_EVENT|AEATR_MSTR_ID|AEATR_TBST|AEATR_TSIZE|AEATR_TTYPE)
  385. u32 aeadr; /* Arbiter Event Address Register */
  386. u32 aerr; /* Arbiter Event Response Register (AE)*/
  387. #define AE_ETEA 0x00000020 /* Transfer error. */
  388. #define AE_RES_ 0x00000010 /* Reserved transfer type. */
  389. #define AE_ECW 0x00000008 /* External control word transfer type. */
  390. #define AE_AO 0x00000004 /* Address Only transfer type. */
  391. #define AE_DTO 0x00000002 /* Data time out. */
  392. #define AE_ATO 0x00000001 /* Address time out. */
  393. #define AE_RSRV ~(AE_ETEA|AE_RES_|AE_ECW|AE_AO|AE_DTO|AE_ATO)
  394. u8 res1[0xDC];
  395. } arbiter8349_t;
  396. /*
  397. * Reset Module
  398. */
  399. typedef struct reset8349 {
  400. u32 rcwl; /* RCWL Register */
  401. #define RCWL_LBIUCM 0x80000000 /* LBIUCM */
  402. #define RCWL_LBIUCM_SHIFT 31
  403. #define RCWL_DDRCM 0x40000000 /* DDRCM */
  404. #define RCWL_DDRCM_SHIFT 30
  405. #define RCWL_SVCOD 0x30000000 /* SVCOD */
  406. #define RCWL_SPMF 0x0f000000 /* SPMF */
  407. #define RCWL_SPMF_SHIFT 24
  408. #define RCWL_COREPLL 0x007F0000 /* COREPLL */
  409. #define RCWL_COREPLL_SHIFT 16
  410. #define RCWL_CEVCOD 0x000000C0 /* CEVCOD */
  411. #define RCWL_CEPDF 0x00000020 /* CEPDF */
  412. #define RCWL_CEPMF 0x0000001F /* CEPMF */
  413. #define RCWL_RES ~(RCWL_BIUCM|RCWL_DDRCM|RCWL_SVCOD|RCWL_SPMF|RCWL_COREPLL|RCWL_CEVCOD|RCWL_CEPDF|RCWL_CEPMF)
  414. u32 rcwh; /* RCHL Register */
  415. #define RCWH_PCIHOST 0x80000000 /* PCIHOST */
  416. #define RCWH_PCIHOST_SHIFT 31
  417. #define RCWH_PCI64 0x40000000 /* PCI64 */
  418. #define RCWH_PCI1ARB 0x20000000 /* PCI1ARB */
  419. #define RCWH_PCI2ARB 0x10000000 /* PCI2ARB */
  420. #define RCWH_COREDIS 0x08000000 /* COREDIS */
  421. #define RCWH_BMS 0x04000000 /* BMS */
  422. #define RCWH_BOOTSEQ 0x03000000 /* BOOTSEQ */
  423. #define RCWH_SWEN 0x00800000 /* SWEN */
  424. #define RCWH_ROMLOC 0x00700000 /* ROMLOC */
  425. #define RCWH_TSEC1M 0x0000c000 /* TSEC1M */
  426. #define RCWH_TSEC2M 0x00003000 /* TSEC2M */
  427. #define RCWH_TPR 0x00000100 /* TPR */
  428. #define RCWH_TLE 0x00000008 /* TLE */
  429. #define RCWH_LALE 0x00000004 /* LALE */
  430. #define RCWH_RES ~(RCWH_PCIHOST | RCWH_PCI64 | RCWH_PCI1ARB \
  431. | RCWH_PCI2ARB | RCWH_COREDIS | RCWH_BMS \
  432. | RCWH_BOOTSEQ | RCWH_SWEN | RCWH_ROMLOC \
  433. | RCWH_TSEC1M | RCWH_TSEC2M | RCWH_TPR \
  434. | RCWH_TLE | RCWH_LALE)
  435. u8 res0[8];
  436. u32 rsr; /* Reset status Register */
  437. #define RSR_RSTSRC 0xE0000000 /* Reset source */
  438. #define RSR_RSTSRC_SHIFT 29
  439. #define RSR_BSF 0x00010000 /* Boot seq. fail */
  440. #define RSR_BSF_SHIFT 16
  441. #define RSR_SWSR 0x00002000 /* software soft reset */
  442. #define RSR_SWSR_SHIFT 13
  443. #define RSR_SWHR 0x00001000 /* software hard reset */
  444. #define RSR_SWHR_SHIFT 12
  445. #define RSR_JHRS 0x00000200 /* jtag hreset */
  446. #define RSR_JHRS_SHIFT 9
  447. #define RSR_JSRS 0x00000100 /* jtag sreset status */
  448. #define RSR_JSRS_SHIFT 8
  449. #define RSR_CSHR 0x00000010 /* checkstop reset status */
  450. #define RSR_CSHR_SHIFT 4
  451. #define RSR_SWRS 0x00000008 /* software watchdog reset status */
  452. #define RSR_SWRS_SHIFT 3
  453. #define RSR_BMRS 0x00000004 /* bus monitop reset status */
  454. #define RSR_BMRS_SHIFT 2
  455. #define RSR_SRS 0x00000002 /* soft reset status */
  456. #define RSR_SRS_SHIFT 1
  457. #define RSR_HRS 0x00000001 /* hard reset status */
  458. #define RSR_HRS_SHIFT 0
  459. #define RSR_RES ~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR | RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS | RSR_BMRS | RSR_SRS | RSR_HRS)
  460. u32 rmr; /* Reset mode Register */
  461. #define RMR_CSRE 0x00000001 /* checkstop reset enable */
  462. #define RMR_CSRE_SHIFT 0
  463. #define RMR_RES ~(RMR_CSRE)
  464. u32 rpr; /* Reset protection Register */
  465. u32 rcr; /* Reset Control Register */
  466. #define RCR_SWHR 0x00000002 /* software hard reset */
  467. #define RCR_SWSR 0x00000001 /* software soft reset */
  468. #define RCR_RES ~(RCR_SWHR | RCR_SWSR)
  469. u32 rcer; /* Reset Control Enable Register */
  470. #define RCER_CRE 0x00000001 /* software hard reset */
  471. #define RCER_RES ~(RCER_CRE)
  472. u8 res1[0xDC];
  473. } reset8349_t;
  474. typedef struct clk8349 {
  475. u32 spmr; /* system PLL mode Register */
  476. #define SPMR_LBIUCM 0x80000000 /* LBIUCM */
  477. #define SPMR_DDRCM 0x40000000 /* DDRCM */
  478. #define SPMR_SVCOD 0x30000000 /* SVCOD */
  479. #define SPMR_SPMF 0x0F000000 /* SPMF */
  480. #define SPMR_CKID 0x00800000 /* CKID */
  481. #define SPMR_CKID_SHIFT 23
  482. #define SPMR_COREPLL 0x007F0000 /* COREPLL */
  483. #define SPMR_CEVCOD 0x000000C0 /* CEVCOD */
  484. #define SPMR_CEPDF 0x00000020 /* CEPDF */
  485. #define SPMR_CEPMF 0x0000001F /* CEPMF */
  486. #define SPMR_RES ~(SPMR_LBIUCM | SPMR_DDRCM | SPMR_SVCOD \
  487. | SPMR_SPMF | SPMR_CKID | SPMR_COREPLL \
  488. | SPMR_CEVCOD | SPMR_CEPDF | SPMR_CEPMF)
  489. u32 occr; /* output clock control Register */
  490. #define OCCR_PCICOE0 0x80000000 /* PCICOE0 */
  491. #define OCCR_PCICOE1 0x40000000 /* PCICOE1 */
  492. #define OCCR_PCICOE2 0x20000000 /* PCICOE2 */
  493. #define OCCR_PCICOE3 0x10000000 /* PCICOE3 */
  494. #define OCCR_PCICOE4 0x08000000 /* PCICOE4 */
  495. #define OCCR_PCICOE5 0x04000000 /* PCICOE5 */
  496. #define OCCR_PCICOE6 0x02000000 /* PCICOE6 */
  497. #define OCCR_PCICOE7 0x01000000 /* PCICOE7 */
  498. #define OCCR_PCICD0 0x00800000 /* PCICD0 */
  499. #define OCCR_PCICD1 0x00400000 /* PCICD1 */
  500. #define OCCR_PCICD2 0x00200000 /* PCICD2 */
  501. #define OCCR_PCICD3 0x00100000 /* PCICD3 */
  502. #define OCCR_PCICD4 0x00080000 /* PCICD4 */
  503. #define OCCR_PCICD5 0x00040000 /* PCICD5 */
  504. #define OCCR_PCICD6 0x00020000 /* PCICD6 */
  505. #define OCCR_PCICD7 0x00010000 /* PCICD7 */
  506. #define OCCR_PCI1CR 0x00000002 /* PCI1CR */
  507. #define OCCR_PCI2CR 0x00000001 /* PCI2CR */
  508. #define OCCR_RES ~(OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2 \
  509. | OCCR_PCICOE3 | OCCR_PCICOE4 | OCCR_PCICOE5 \
  510. | OCCR_PCICOE6 | OCCR_PCICOE7 | OCCR_PCICD0 \
  511. | OCCR_PCICD1 | OCCR_PCICD2 | OCCR_PCICD3 \
  512. | OCCR_PCICD4 | OCCR_PCICD5 | OCCR_PCICD6 \
  513. | OCCR_PCICD7 | OCCR_PCI1CR | OCCR_PCI2CR )
  514. u32 sccr; /* system clock control Register */
  515. #define SCCR_TSEC1CM 0xc0000000 /* TSEC1CM */
  516. #define SCCR_TSEC1CM_SHIFT 30
  517. #define SCCR_TSEC2CM 0x30000000 /* TSEC2CM */
  518. #define SCCR_TSEC2CM_SHIFT 28
  519. #define SCCR_ENCCM 0x03000000 /* ENCCM */
  520. #define SCCR_ENCCM_SHIFT 24
  521. #define SCCR_USBMPHCM 0x00c00000 /* USBMPHCM */
  522. #define SCCR_USBMPHCM_SHIFT 22
  523. #define SCCR_USBDRCM 0x00300000 /* USBDRCM */
  524. #define SCCR_USBDRCM_SHIFT 20
  525. #define SCCR_PCICM 0x00010000 /* PCICM */
  526. #define SCCR_RES ~( SCCR_TSEC1CM | SCCR_TSEC2CM | SCCR_ENCCM \
  527. | SCCR_USBMPHCM | SCCR_USBDRCM | SCCR_PCICM)
  528. u8 res0[0xF4];
  529. } clk8349_t;
  530. /*
  531. * Power Management Control Module
  532. */
  533. typedef struct pmc8349 {
  534. u32 pmccr; /* PMC Configuration Register */
  535. #define PMCCR_SLPEN 0x00000001 /* System Low Power Enable */
  536. #define PMCCR_DLPEN 0x00000002 /* DDR SDRAM Low Power Enable */
  537. #define PMCCR_RES ~(PMCCR_SLPEN | PMCCR_DLPEN)
  538. u32 pmcer; /* PMC Event Register */
  539. #define PMCER_PMCI 0x00000001 /* PMC Interrupt */
  540. #define PMCER_RES ~(PMCER_PMCI)
  541. u32 pmcmr; /* PMC Mask Register */
  542. #define PMCMR_PMCIE 0x0001 /* PMC Interrupt Enable */
  543. #define PMCMR_RES ~(PMCMR_PMCIE)
  544. u8 res0[0xF4];
  545. } pmc8349_t;
  546. /*
  547. * general purpose I/O module
  548. */
  549. typedef struct gpio8349 {
  550. u32 dir; /* direction register */
  551. u32 odr; /* open drain register */
  552. u32 dat; /* data register */
  553. u32 ier; /* interrupt event register */
  554. u32 imr; /* interrupt mask register */
  555. u32 icr; /* external interrupt control register */
  556. u8 res0[0xE8];
  557. } gpio8349_t;
  558. /*
  559. * DDR Memory Controller Memory Map
  560. */
  561. typedef struct ddr_cs_bnds{
  562. u32 csbnds;
  563. #define CSBNDS_SA 0x00FF0000
  564. #define CSBNDS_SA_SHIFT 8
  565. #define CSBNDS_EA 0x000000FF
  566. #define CSBNDS_EA_SHIFT 24
  567. u8 res0[4];
  568. } ddr_cs_bnds_t;
  569. typedef struct ddr8349{
  570. ddr_cs_bnds_t csbnds[4]; /**< Chip Select x Memory Bounds */
  571. u8 res0[0x60];
  572. u32 cs_config[4]; /**< Chip Select x Configuration */
  573. #define CSCONFIG_EN 0x80000000
  574. #define CSCONFIG_AP 0x00800000
  575. #define CSCONFIG_ROW_BIT 0x00000700
  576. #define CSCONFIG_ROW_BIT_12 0x00000000
  577. #define CSCONFIG_ROW_BIT_13 0x00000100
  578. #define CSCONFIG_ROW_BIT_14 0x00000200
  579. #define CSCONFIG_COL_BIT 0x00000007
  580. #define CSCONFIG_COL_BIT_8 0x00000000
  581. #define CSCONFIG_COL_BIT_9 0x00000001
  582. #define CSCONFIG_COL_BIT_10 0x00000002
  583. #define CSCONFIG_COL_BIT_11 0x00000003
  584. u8 res1[0x78];
  585. u32 timing_cfg_1; /**< SDRAM Timing Configuration 1 */
  586. #define TIMING_CFG1_PRETOACT 0x70000000
  587. #define TIMING_CFG1_PRETOACT_SHIFT 28
  588. #define TIMING_CFG1_ACTTOPRE 0x0F000000
  589. #define TIMING_CFG1_ACTTOPRE_SHIFT 24
  590. #define TIMING_CFG1_ACTTORW 0x00700000
  591. #define TIMING_CFG1_ACTTORW_SHIFT 20
  592. #define TIMING_CFG1_CASLAT 0x00070000
  593. #define TIMING_CFG1_CASLAT_SHIFT 16
  594. #define TIMING_CFG1_REFREC 0x0000F000
  595. #define TIMING_CFG1_REFREC_SHIFT 12
  596. #define TIMING_CFG1_WRREC 0x00000700
  597. #define TIMING_CFG1_WRREC_SHIFT 8
  598. #define TIMING_CFG1_ACTTOACT 0x00000070
  599. #define TIMING_CFG1_ACTTOACT_SHIFT 4
  600. #define TIMING_CFG1_WRTORD 0x00000007
  601. #define TIMING_CFG1_WRTORD_SHIFT 0
  602. #define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */
  603. #define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */
  604. u32 timing_cfg_2; /**< SDRAM Timing Configuration 2 */
  605. #define TIMING_CFG2_CPO 0x0F000000
  606. #define TIMING_CFG2_CPO_SHIFT 24
  607. #define TIMING_CFG2_ACSM 0x00080000
  608. #define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
  609. #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
  610. #define TIMING_CFG2_CPO_DEF 0x00000000 /* default (= CASLAT + 1) */
  611. u32 sdram_cfg; /**< SDRAM Control Configuration */
  612. #define SDRAM_CFG_MEM_EN 0x80000000
  613. #define SDRAM_CFG_SREN 0x40000000
  614. #define SDRAM_CFG_ECC_EN 0x20000000
  615. #define SDRAM_CFG_RD_EN 0x10000000
  616. #define SDRAM_CFG_SDRAM_TYPE 0x03000000
  617. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  618. #define SDRAM_CFG_DYN_PWR 0x00200000
  619. #define SDRAM_CFG_32_BE 0x00080000
  620. #define SDRAM_CFG_8_BE 0x00040000
  621. #define SDRAM_CFG_NCAP 0x00020000
  622. #define SDRAM_CFG_2T_EN 0x00008000
  623. #define SDRAM_CFG_SDRAM_TYPE_DDR 0x02000000
  624. u8 res2[4];
  625. u32 sdram_mode; /**< SDRAM Mode Configuration */
  626. #define SDRAM_MODE_ESD 0xFFFF0000
  627. #define SDRAM_MODE_ESD_SHIFT 16
  628. #define SDRAM_MODE_SD 0x0000FFFF
  629. #define SDRAM_MODE_SD_SHIFT 0
  630. #define DDR_MODE_EXT_MODEREG 0x4000 /* select extended mode reg */
  631. #define DDR_MODE_EXT_OPMODE 0x3FF8 /* operating mode, mask */
  632. #define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */
  633. #define DDR_MODE_QFC 0x0004 /* QFC / compatibility, mask */
  634. #define DDR_MODE_QFC_COMP 0x0000 /* compatible to older SDRAMs */
  635. #define DDR_MODE_WEAK 0x0002 /* weak drivers */
  636. #define DDR_MODE_DLL_DIS 0x0001 /* disable DLL */
  637. #define DDR_MODE_CASLAT 0x0070 /* CAS latency, mask */
  638. #define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */
  639. #define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */
  640. #define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */
  641. #define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */
  642. #define DDR_MODE_BTYPE_SEQ 0x0000 /* sequential burst */
  643. #define DDR_MODE_BTYPE_ILVD 0x0008 /* interleaved burst */
  644. #define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */
  645. #define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */
  646. #define DDR_REFINT_166MHZ_7US 1302 /* exact value for 7.8125 µs */
  647. #define DDR_BSTOPRE 256 /* use 256 cycles as a starting point */
  648. #define DDR_MODE_MODEREG 0x0000 /* select mode register */
  649. u8 res3[8];
  650. u32 sdram_interval; /**< SDRAM Interval Configuration */
  651. #define SDRAM_INTERVAL_REFINT 0x3FFF0000
  652. #define SDRAM_INTERVAL_REFINT_SHIFT 16
  653. #define SDRAM_INTERVAL_BSTOPRE 0x00003FFF
  654. #define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
  655. u8 res9[8];
  656. u32 sdram_clk_cntl;
  657. #define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000
  658. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025 0x01000000
  659. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000
  660. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 0x03000000
  661. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1 0x04000000
  662. u8 res4[0xCCC];
  663. u32 data_err_inject_hi; /**< Memory Data Path Error Injection Mask High */
  664. u32 data_err_inject_lo; /**< Memory Data Path Error Injection Mask Low */
  665. u32 ecc_err_inject; /**< Memory Data Path Error Injection Mask ECC */
  666. #define ECC_ERR_INJECT_EMB (0x80000000>>22) /* ECC Mirror Byte */
  667. #define ECC_ERR_INJECT_EIEN (0x80000000>>23) /* Error Injection Enable */
  668. #define ECC_ERR_INJECT_EEIM (0xff000000>>24) /* ECC Erroe Injection Enable */
  669. #define ECC_ERR_INJECT_EEIM_SHIFT 0
  670. u8 res5[0x14];
  671. u32 capture_data_hi; /**< Memory Data Path Read Capture High */
  672. u32 capture_data_lo; /**< Memory Data Path Read Capture Low */
  673. u32 capture_ecc; /**< Memory Data Path Read Capture ECC */
  674. #define CAPTURE_ECC_ECE (0xff000000>>24)
  675. #define CAPTURE_ECC_ECE_SHIFT 0
  676. u8 res6[0x14];
  677. u32 err_detect; /**< Memory Error Detect */
  678. #define ECC_ERROR_DETECT_MME (0x80000000>>0) /* Multiple Memory Errors */
  679. #define ECC_ERROR_DETECT_MBE (0x80000000>>28) /* Multiple-Bit Error */
  680. #define ECC_ERROR_DETECT_SBE (0x80000000>>29) /* Single-Bit ECC Error Pickup */
  681. #define ECC_ERROR_DETECT_MSE (0x80000000>>31) /* Memory Select Error */
  682. u32 err_disable; /**< Memory Error Disable */
  683. #define ECC_ERROR_DISABLE_MBED (0x80000000>>28) /* Multiple-Bit ECC Error Disable */
  684. #define ECC_ERROR_DISABLE_SBED (0x80000000>>29) /* Sinle-Bit ECC Error disable */
  685. #define ECC_ERROR_DISABLE_MSED (0x80000000>>31) /* Memory Select Error Disable */
  686. #define ECC_ERROR_ENABLE ~(ECC_ERROR_DISABLE_MSED|ECC_ERROR_DISABLE_SBED|ECC_ERROR_DISABLE_MBED)
  687. u32 err_int_en; /**< Memory Error Interrupt Enable */
  688. #define ECC_ERR_INT_EN_MBEE (0x80000000>>28) /* Multiple-Bit ECC Error Interrupt Enable */
  689. #define ECC_ERR_INT_EN_SBEE (0x80000000>>29) /* Single-Bit ECC Error Interrupt Enable */
  690. #define ECC_ERR_INT_EN_MSEE (0x80000000>>31) /* Memory Select Error Interrupt Enable */
  691. #define ECC_ERR_INT_DISABLE ~(ECC_ERR_INT_EN_MBEE|ECC_ERR_INT_EN_SBEE|ECC_ERR_INT_EN_MSEE)
  692. u32 capture_attributes; /**< Memory Error Attributes Capture */
  693. #define ECC_CAPT_ATTR_BNUM (0xe0000000>>1) /* Data Beat Num */
  694. #define ECC_CAPT_ATTR_BNUM_SHIFT 28
  695. #define ECC_CAPT_ATTR_TSIZ (0xc0000000>>6) /* Transaction Size */
  696. #define ECC_CAPT_ATTR_TSIZ_FOUR_DW 0
  697. #define ECC_CAPT_ATTR_TSIZ_ONE_DW 1
  698. #define ECC_CAPT_ATTR_TSIZ_TWO_DW 2
  699. #define ECC_CAPT_ATTR_TSIZ_THREE_DW 3
  700. #define ECC_CAPT_ATTR_TSIZ_SHIFT 24
  701. #define ECC_CAPT_ATTR_TSRC (0xf8000000>>11) /* Transaction Source */
  702. #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0
  703. #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2
  704. #define ECC_CAPT_ATTR_TSRC_TSEC1 0x4
  705. #define ECC_CAPT_ATTR_TSRC_TSEC2 0x5
  706. #define ECC_CAPT_ATTR_TSRC_USB (0x06|0x07)
  707. #define ECC_CAPT_ATTR_TSRC_ENCRYPT 0x8
  708. #define ECC_CAPT_ATTR_TSRC_I2C 0x9
  709. #define ECC_CAPT_ATTR_TSRC_JTAG 0xA
  710. #define ECC_CAPT_ATTR_TSRC_PCI1 0xD
  711. #define ECC_CAPT_ATTR_TSRC_PCI2 0xE
  712. #define ECC_CAPT_ATTR_TSRC_DMA 0xF
  713. #define ECC_CAPT_ATTR_TSRC_SHIFT 16
  714. #define ECC_CAPT_ATTR_TTYP (0xe0000000>>18) /* Transaction Type */
  715. #define ECC_CAPT_ATTR_TTYP_WRITE 0x1
  716. #define ECC_CAPT_ATTR_TTYP_READ 0x2
  717. #define ECC_CAPT_ATTR_TTYP_R_M_W 0x3
  718. #define ECC_CAPT_ATTR_TTYP_SHIFT 12
  719. #define ECC_CAPT_ATTR_VLD (0x80000000>>31) /* Valid */
  720. u32 capture_address; /**< Memory Error Address Capture */
  721. u32 capture_ext_address;/**< Memory Error Extended Address Capture */
  722. u32 err_sbe; /**< Memory Single-Bit ECC Error Management */
  723. #define ECC_ERROR_MAN_SBET (0xff000000>>8) /* Single-Bit Error Threshold 0..255*/
  724. #define ECC_ERROR_MAN_SBET_SHIFT 16
  725. #define ECC_ERROR_MAN_SBEC (0xff000000>>24) /* Single Bit Error Counter 0..255*/
  726. #define ECC_ERROR_MAN_SBEC_SHIFT 0
  727. u8 res7[0xA4];
  728. u32 debug_reg;
  729. u8 res8[0xFC];
  730. } ddr8349_t;
  731. /*
  732. * I2C1 Controller
  733. */
  734. /*
  735. * DUART
  736. */
  737. typedef struct duart8349{
  738. u8 urbr_ulcr_udlb; /**< combined register for URBR, UTHR and UDLB */
  739. u8 uier_udmb; /**< combined register for UIER and UDMB */
  740. u8 uiir_ufcr_uafr; /**< combined register for UIIR, UFCR and UAFR */
  741. u8 ulcr; /**< line control register */
  742. u8 umcr; /**< MODEM control register */
  743. u8 ulsr; /**< line status register */
  744. u8 umsr; /**< MODEM status register */
  745. u8 uscr; /**< scratch register */
  746. u8 res0[8];
  747. u8 udsr; /**< DMA status register */
  748. u8 res1[3];
  749. u8 res2[0xEC];
  750. } duart8349_t;
  751. /*
  752. * Local Bus Controller Registers
  753. */
  754. typedef struct lbus_bank{
  755. u32 br; /**< Base Register */
  756. u32 or; /**< Base Register */
  757. } lbus_bank_t;
  758. typedef struct lbus8349 {
  759. lbus_bank_t bank[8];
  760. u8 res0[0x28];
  761. u32 mar; /**< UPM Address Register */
  762. u8 res1[0x4];
  763. u32 mamr; /**< UPMA Mode Register */
  764. u32 mbmr; /**< UPMB Mode Register */
  765. u32 mcmr; /**< UPMC Mode Register */
  766. u8 res2[0x8];
  767. u32 mrtpr; /**< Memory Refresh Timer Prescaler Register */
  768. u32 mdr; /**< UPM Data Register */
  769. u8 res3[0x8];
  770. u32 lsdmr; /**< SDRAM Mode Register */
  771. u8 res4[0x8];
  772. u32 lurt; /**< UPM Refresh Timer */
  773. u32 lsrt; /**< SDRAM Refresh Timer */
  774. u8 res5[0x8];
  775. u32 ltesr; /**< Transfer Error Status Register */
  776. u32 ltedr; /**< Transfer Error Disable Register */
  777. u32 lteir; /**< Transfer Error Interrupt Register */
  778. u32 lteatr; /**< Transfer Error Attributes Register */
  779. u32 ltear; /**< Transfer Error Address Register */
  780. u8 res6[0xC];
  781. u32 lbcr; /**< Configuration Register */
  782. #define LBCR_LDIS 0x80000000
  783. #define LBCR_LDIS_SHIFT 31
  784. #define LBCR_BCTLC 0x00C00000
  785. #define LBCR_BCTLC_SHIFT 22
  786. #define LBCR_LPBSE 0x00020000
  787. #define LBCR_LPBSE_SHIFT 17
  788. #define LBCR_EPAR 0x00010000
  789. #define LBCR_EPAR_SHIFT 16
  790. #define LBCR_BMT 0x0000FF00
  791. #define LBCR_BMT_SHIFT 8
  792. u32 lcrr; /**< Clock Ratio Register */
  793. #define LCRR_DBYP 0x80000000
  794. #define LCRR_DBYP_SHIFT 31
  795. #define LCRR_BUFCMDC 0x30000000
  796. #define LCRR_BUFCMDC_SHIFT 28
  797. #define LCRR_ECL 0x03000000
  798. #define LCRR_ECL_SHIFT 24
  799. #define LCRR_EADC 0x00030000
  800. #define LCRR_EADC_SHIFT 16
  801. #define LCRR_CLKDIV 0x0000000F
  802. #define LCRR_CLKDIV_SHIFT 0
  803. u8 res7[0x28];
  804. u8 res8[0xF00];
  805. } lbus8349_t;
  806. /*
  807. * Serial Peripheral Interface
  808. */
  809. typedef struct spi8349
  810. {
  811. u32 mode; /**< mode register */
  812. u32 event; /**< event register */
  813. u32 mask; /**< mask register */
  814. u32 com; /**< command register */
  815. u8 res0[0x10];
  816. u32 tx; /**< transmit register */
  817. u32 rx; /**< receive register */
  818. u8 res1[0xD8];
  819. } spi8349_t;
  820. /*
  821. * DMA/Messaging Unit
  822. */
  823. typedef struct dma8349 {
  824. u32 res0[0xC]; /* 0x0-0x29 reseverd */
  825. u32 omisr; /* 0x30 Outbound message interrupt status register */
  826. u32 omimr; /* 0x34 Outbound message interrupt mask register */
  827. u32 res1[0x6]; /* 0x38-0x49 reserved */
  828. u32 imr0; /* 0x50 Inbound message register 0 */
  829. u32 imr1; /* 0x54 Inbound message register 1 */
  830. u32 omr0; /* 0x58 Outbound message register 0 */
  831. u32 omr1; /* 0x5C Outbound message register 1 */
  832. u32 odr; /* 0x60 Outbound doorbell register */
  833. u32 res2; /* 0x64-0x67 reserved */
  834. u32 idr; /* 0x68 Inbound doorbell register */
  835. u32 res3[0x5]; /* 0x6C-0x79 reserved */
  836. u32 imisr; /* 0x80 Inbound message interrupt status register */
  837. u32 imimr; /* 0x84 Inbound message interrupt mask register */
  838. u32 res4[0x1E]; /* 0x88-0x99 reserved */
  839. u32 dmamr0; /* 0x100 DMA 0 mode register */
  840. u32 dmasr0; /* 0x104 DMA 0 status register */
  841. u32 dmacdar0; /* 0x108 DMA 0 current descriptor address register */
  842. u32 res5; /* 0x10C reserved */
  843. u32 dmasar0; /* 0x110 DMA 0 source address register */
  844. u32 res6; /* 0x114 reserved */
  845. u32 dmadar0; /* 0x118 DMA 0 destination address register */
  846. u32 res7; /* 0x11C reserved */
  847. u32 dmabcr0; /* 0x120 DMA 0 byte count register */
  848. u32 dmandar0; /* 0x124 DMA 0 next descriptor address register */
  849. u32 res8[0x16]; /* 0x128-0x179 reserved */
  850. u32 dmamr1; /* 0x180 DMA 1 mode register */
  851. u32 dmasr1; /* 0x184 DMA 1 status register */
  852. u32 dmacdar1; /* 0x188 DMA 1 current descriptor address register */
  853. u32 res9; /* 0x18C reserved */
  854. u32 dmasar1; /* 0x190 DMA 1 source address register */
  855. u32 res10; /* 0x194 reserved */
  856. u32 dmadar1; /* 0x198 DMA 1 destination address register */
  857. u32 res11; /* 0x19C reserved */
  858. u32 dmabcr1; /* 0x1A0 DMA 1 byte count register */
  859. u32 dmandar1; /* 0x1A4 DMA 1 next descriptor address register */
  860. u32 res12[0x16];/* 0x1A8-0x199 reserved */
  861. u32 dmamr2; /* 0x200 DMA 2 mode register */
  862. u32 dmasr2; /* 0x204 DMA 2 status register */
  863. u32 dmacdar2; /* 0x208 DMA 2 current descriptor address register */
  864. u32 res13; /* 0x20C reserved */
  865. u32 dmasar2; /* 0x210 DMA 2 source address register */
  866. u32 res14; /* 0x214 reserved */
  867. u32 dmadar2; /* 0x218 DMA 2 destination address register */
  868. u32 res15; /* 0x21C reserved */
  869. u32 dmabcr2; /* 0x220 DMA 2 byte count register */
  870. u32 dmandar2; /* 0x224 DMA 2 next descriptor address register */
  871. u32 res16[0x16];/* 0x228-0x279 reserved */
  872. u32 dmamr3; /* 0x280 DMA 3 mode register */
  873. u32 dmasr3; /* 0x284 DMA 3 status register */
  874. u32 dmacdar3; /* 0x288 DMA 3 current descriptor address register */
  875. u32 res17; /* 0x28C reserved */
  876. u32 dmasar3; /* 0x290 DMA 3 source address register */
  877. u32 res18; /* 0x294 reserved */
  878. u32 dmadar3; /* 0x298 DMA 3 destination address register */
  879. u32 res19; /* 0x29C reserved */
  880. u32 dmabcr3; /* 0x2A0 DMA 3 byte count register */
  881. u32 dmandar3; /* 0x2A4 DMA 3 next descriptor address register */
  882. u32 dmagsr; /* 0x2A8 DMA general status register */
  883. u32 res20[0x15];/* 0x2AC-0x2FF reserved */
  884. } dma8349_t;
  885. /* DMAMRn bits */
  886. #define DMA_CHANNEL_START (0x00000001) /* Bit - DMAMRn CS */
  887. #define DMA_CHANNEL_TRANSFER_MODE_DIRECT (0x00000004) /* Bit - DMAMRn CTM */
  888. #define DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN (0x00001000) /* Bit - DMAMRn SAHE */
  889. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_1B (0x00000000) /* 2Bit- DMAMRn SAHTS 1byte */
  890. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_2B (0x00004000) /* 2Bit- DMAMRn SAHTS 2bytes */
  891. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_4B (0x00008000) /* 2Bit- DMAMRn SAHTS 4bytes */
  892. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B (0x0000c000) /* 2Bit- DMAMRn SAHTS 8bytes */
  893. #define DMA_CHANNEL_SNOOP (0x00010000) /* Bit - DMAMRn DMSEN */
  894. /* DMASRn bits */
  895. #define DMA_CHANNEL_BUSY (0x00000004) /* Bit - DMASRn CB */
  896. #define DMA_CHANNEL_TRANSFER_ERROR (0x00000080) /* Bit - DMASRn TE */
  897. /*
  898. * PCI Software Configuration Registers
  899. */
  900. typedef struct pciconf8349 {
  901. u32 config_address;
  902. #define PCI_CONFIG_ADDRESS_EN 0x80000000
  903. #define PCI_CONFIG_ADDRESS_BN_SHIFT 16
  904. #define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
  905. #define PCI_CONFIG_ADDRESS_DN_SHIFT 11
  906. #define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
  907. #define PCI_CONFIG_ADDRESS_FN_SHIFT 8
  908. #define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
  909. #define PCI_CONFIG_ADDRESS_RN_SHIFT 0
  910. #define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
  911. u32 config_data;
  912. u32 int_ack;
  913. u8 res[116];
  914. } pciconf8349_t;
  915. /*
  916. * PCI Outbound Translation Register
  917. */
  918. typedef struct pci_outbound_window {
  919. u32 potar;
  920. u8 res0[4];
  921. u32 pobar;
  922. u8 res1[4];
  923. u32 pocmr;
  924. u8 res2[4];
  925. } pot8349_t;
  926. /*
  927. * Sequencer
  928. */
  929. typedef struct ios8349 {
  930. pot8349_t pot[6];
  931. #define POTAR_TA_MASK 0x000fffff
  932. #define POBAR_BA_MASK 0x000fffff
  933. #define POCMR_EN 0x80000000
  934. #define POCMR_IO 0x40000000 /* 0--memory space 1--I/O space */
  935. #define POCMR_SE 0x20000000 /* streaming enable */
  936. #define POCMR_DST 0x10000000 /* 0--PCI1 1--PCI2*/
  937. #define POCMR_CM_MASK 0x000fffff
  938. #define POCMR_CM_4G 0x00000000
  939. #define POCMR_CM_2G 0x00080000
  940. #define POCMR_CM_1G 0x000C0000
  941. #define POCMR_CM_512M 0x000E0000
  942. #define POCMR_CM_256M 0x000F0000
  943. #define POCMR_CM_128M 0x000F8000
  944. #define POCMR_CM_64M 0x000FC000
  945. #define POCMR_CM_32M 0x000FE000
  946. #define POCMR_CM_16M 0x000FF000
  947. #define POCMR_CM_8M 0x000FF800
  948. #define POCMR_CM_4M 0x000FFC00
  949. #define POCMR_CM_2M 0x000FFE00
  950. #define POCMR_CM_1M 0x000FFF00
  951. #define POCMR_CM_512K 0x000FFF80
  952. #define POCMR_CM_256K 0x000FFFC0
  953. #define POCMR_CM_128K 0x000FFFE0
  954. #define POCMR_CM_64K 0x000FFFF0
  955. #define POCMR_CM_32K 0x000FFFF8
  956. #define POCMR_CM_16K 0x000FFFFC
  957. #define POCMR_CM_8K 0x000FFFFE
  958. #define POCMR_CM_4K 0x000FFFFF
  959. u8 res0[0x60];
  960. u32 pmcr;
  961. u8 res1[4];
  962. u32 dtcr;
  963. u8 res2[4];
  964. } ios8349_t;
  965. /*
  966. * PCI Controller Control and Status Registers
  967. */
  968. typedef struct pcictrl8349 {
  969. u32 esr;
  970. #define ESR_MERR 0x80000000
  971. #define ESR_APAR 0x00000400
  972. #define ESR_PCISERR 0x00000200
  973. #define ESR_MPERR 0x00000100
  974. #define ESR_TPERR 0x00000080
  975. #define ESR_NORSP 0x00000040
  976. #define ESR_TABT 0x00000020
  977. u32 ecdr;
  978. #define ECDR_APAR 0x00000400
  979. #define ECDR_PCISERR 0x00000200
  980. #define ECDR_MPERR 0x00000100
  981. #define ECDR_TPERR 0x00000080
  982. #define ECDR_NORSP 0x00000040
  983. #define ECDR_TABT 0x00000020
  984. u32 eer;
  985. #define EER_APAR 0x00000400
  986. #define EER_PCISERR 0x00000200
  987. #define EER_MPERR 0x00000100
  988. #define EER_TPERR 0x00000080
  989. #define EER_NORSP 0x00000040
  990. #define EER_TABT 0x00000020
  991. u32 eatcr;
  992. #define EATCR_ERRTYPR_MASK 0x70000000
  993. #define EATCR_ERRTYPR_APR 0x00000000 /* address parity error */
  994. #define EATCR_ERRTYPR_WDPR 0x10000000 /* write data parity error */
  995. #define EATCR_ERRTYPR_RDPR 0x20000000 /* read data parity error */
  996. #define EATCR_ERRTYPR_MA 0x30000000 /* master abort */
  997. #define EATCR_ERRTYPR_TA 0x40000000 /* target abort */
  998. #define EATCR_ERRTYPR_SE 0x50000000 /* system error indication received */
  999. #define EATCR_ERRTYPR_PEA 0x60000000 /* parity error indication received on a read */
  1000. #define EATCR_ERRTYPR_PEW 0x70000000 /* parity error indication received on a write */
  1001. #define EATCR_BN_MASK 0x0f000000 /* beat number */
  1002. #define EATCR_BN_1st 0x00000000
  1003. #define EATCR_BN_2ed 0x01000000
  1004. #define EATCR_BN_3rd 0x02000000
  1005. #define EATCR_BN_4th 0x03000000
  1006. #define EATCR_BN_5th 0x0400000
  1007. #define EATCR_BN_6th 0x05000000
  1008. #define EATCR_BN_7th 0x06000000
  1009. #define EATCR_BN_8th 0x07000000
  1010. #define EATCR_BN_9th 0x08000000
  1011. #define EATCR_TS_MASK 0x00300000 /* transaction size */
  1012. #define EATCR_TS_4 0x00000000
  1013. #define EATCR_TS_1 0x00100000
  1014. #define EATCR_TS_2 0x00200000
  1015. #define EATCR_TS_3 0x00300000
  1016. #define EATCR_ES_MASK 0x000f0000 /* error source */
  1017. #define EATCR_ES_EM 0x00000000 /* external master */
  1018. #define EATCR_ES_DMA 0x00050000
  1019. #define EATCR_CMD_MASK 0x0000f000
  1020. #define EATCR_HBE_MASK 0x00000f00 /* PCI high byte enable*/
  1021. #define EATCR_BE_MASK 0x000000f0 /* PCI byte enable */
  1022. #define EATCR_HPB 0x00000004 /* high parity bit */
  1023. #define EATCR_PB 0x00000002 /* parity bit*/
  1024. #define EATCR_VI 0x00000001 /* error information valid */
  1025. u32 eacr;
  1026. u32 eeacr;
  1027. u32 edlcr;
  1028. u32 edhcr;
  1029. u32 gcr;
  1030. u32 ecr;
  1031. u32 gsr;
  1032. u8 res0[12];
  1033. u32 pitar2;
  1034. u8 res1[4];
  1035. u32 pibar2;
  1036. u32 piebar2;
  1037. u32 piwar2;
  1038. u8 res2[4];
  1039. u32 pitar1;
  1040. u8 res3[4];
  1041. u32 pibar1;
  1042. u32 piebar1;
  1043. u32 piwar1;
  1044. u8 res4[4];
  1045. u32 pitar0;
  1046. u8 res5[4];
  1047. u32 pibar0;
  1048. u8 res6[4];
  1049. u32 piwar0;
  1050. u8 res7[132];
  1051. #define PITAR_TA_MASK 0x000fffff
  1052. #define PIBAR_MASK 0xffffffff
  1053. #define PIEBAR_EBA_MASK 0x000fffff
  1054. #define PIWAR_EN 0x80000000
  1055. #define PIWAR_PF 0x20000000
  1056. #define PIWAR_RTT_MASK 0x000f0000
  1057. #define PIWAR_RTT_NO_SNOOP 0x00040000
  1058. #define PIWAR_RTT_SNOOP 0x00050000
  1059. #define PIWAR_WTT_MASK 0x0000f000
  1060. #define PIWAR_WTT_NO_SNOOP 0x00004000
  1061. #define PIWAR_WTT_SNOOP 0x00005000
  1062. #define PIWAR_IWS_MASK 0x0000003F
  1063. #define PIWAR_IWS_4K 0x0000000B
  1064. #define PIWAR_IWS_8K 0x0000000C
  1065. #define PIWAR_IWS_16K 0x0000000D
  1066. #define PIWAR_IWS_32K 0x0000000E
  1067. #define PIWAR_IWS_64K 0x0000000F
  1068. #define PIWAR_IWS_128K 0x00000010
  1069. #define PIWAR_IWS_256K 0x00000011
  1070. #define PIWAR_IWS_512K 0x00000012
  1071. #define PIWAR_IWS_1M 0x00000013
  1072. #define PIWAR_IWS_2M 0x00000014
  1073. #define PIWAR_IWS_4M 0x00000015
  1074. #define PIWAR_IWS_8M 0x00000016
  1075. #define PIWAR_IWS_16M 0x00000017
  1076. #define PIWAR_IWS_32M 0x00000018
  1077. #define PIWAR_IWS_64M 0x00000019
  1078. #define PIWAR_IWS_128M 0x0000001A
  1079. #define PIWAR_IWS_256M 0x0000001B
  1080. #define PIWAR_IWS_512M 0x0000001C
  1081. #define PIWAR_IWS_1G 0x0000001D
  1082. #define PIWAR_IWS_2G 0x0000001E
  1083. } pcictrl8349_t;
  1084. /*
  1085. * USB
  1086. */
  1087. typedef struct usb8349 {
  1088. u8 fixme[0x2000];
  1089. } usb8349_t;
  1090. /*
  1091. * TSEC
  1092. */
  1093. typedef struct tsec8349 {
  1094. u8 fixme[0x1000];
  1095. } tsec8349_t;
  1096. /*
  1097. * Security
  1098. */
  1099. typedef struct security8349 {
  1100. u8 fixme[0x10000];
  1101. } security8349_t;
  1102. typedef struct immap {
  1103. sysconf8349_t sysconf; /* System configuration */
  1104. wdt8349_t wdt; /* Watch Dog Timer (WDT) Registers */
  1105. rtclk8349_t rtc; /* Real Time Clock Module Registers */
  1106. rtclk8349_t pit; /* Periodic Interval Timer */
  1107. gtm8349_t gtm[2]; /* Global Timers Module */
  1108. ipic8349_t ipic; /* Integrated Programmable Interrupt Controller */
  1109. arbiter8349_t arbiter; /* System Arbiter Registers */
  1110. reset8349_t reset; /* Reset Module */
  1111. clk8349_t clk; /* System Clock Module */
  1112. pmc8349_t pmc; /* Power Management Control Module */
  1113. gpio8349_t pgio[2]; /* general purpose I/O module */
  1114. u8 res0[0x200];
  1115. u8 DDL_DDR[0x100];
  1116. u8 DDL_LBIU[0x100];
  1117. u8 res1[0xE00];
  1118. ddr8349_t ddr; /* DDR Memory Controller Memory */
  1119. i2c_t i2c[2]; /* I2C1 Controller */
  1120. u8 res2[0x1300];
  1121. duart8349_t duart[2];/* DUART */
  1122. u8 res3[0x900];
  1123. lbus8349_t lbus; /* Local Bus Controller Registers */
  1124. u8 res4[0x1000];
  1125. spi8349_t spi; /* Serial Peripheral Interface */
  1126. u8 res5[0xF00];
  1127. dma8349_t dma; /* DMA */
  1128. pciconf8349_t pci_conf[2]; /* PCI Software Configuration Registers */
  1129. ios8349_t ios; /* Sequencer */
  1130. pcictrl8349_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
  1131. u8 res6[0x19900];
  1132. usb8349_t usb;
  1133. tsec8349_t tsec[2];
  1134. u8 res7[0xA000];
  1135. security8349_t security;
  1136. } immap_t;
  1137. #endif /* __IMMAP_8349__ */