xilinx_spi.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Xilinx SPI driver
  3. *
  4. * XPS/AXI bus interface
  5. *
  6. * based on bfin_spi.c, by way of altera_spi.c
  7. * Copyright (c) 2005-2008 Analog Devices Inc.
  8. * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw>
  9. * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca>
  10. * Copyright (c) 2012 Stephan Linz <linz@li-pro.net>
  11. *
  12. * Licensed under the GPL-2 or later.
  13. *
  14. * [0]: http://www.xilinx.com/support/documentation
  15. *
  16. * [S]: [0]/ip_documentation/xps_spi.pdf
  17. * [0]/ip_documentation/axi_spi_ds742.pdf
  18. */
  19. #ifndef _XILINX_SPI_
  20. #define _XILINX_SPI_
  21. #include <asm/types.h>
  22. #include <asm/io.h>
  23. /*
  24. * Xilinx SPI Register Definition
  25. *
  26. * [1]: [0]/ip_documentation/xps_spi.pdf
  27. * page 8, Register Descriptions
  28. * [2]: [0]/ip_documentation/axi_spi_ds742.pdf
  29. * page 7, Register Overview Table
  30. */
  31. struct xilinx_spi_reg {
  32. u32 __space0__[7];
  33. u32 dgier; /* Device Global Interrupt Enable Register (DGIER) */
  34. u32 ipisr; /* IP Interrupt Status Register (IPISR) */
  35. u32 __space1__;
  36. u32 ipier; /* IP Interrupt Enable Register (IPIER) */
  37. u32 __space2__[5];
  38. u32 srr; /* Softare Reset Register (SRR) */
  39. u32 __space3__[7];
  40. u32 spicr; /* SPI Control Register (SPICR) */
  41. u32 spisr; /* SPI Status Register (SPISR) */
  42. u32 spidtr; /* SPI Data Transmit Register (SPIDTR) */
  43. u32 spidrr; /* SPI Data Receive Register (SPIDRR) */
  44. u32 spissr; /* SPI Slave Select Register (SPISSR) */
  45. u32 spitfor; /* SPI Transmit FIFO Occupancy Register (SPITFOR) */
  46. u32 spirfor; /* SPI Receive FIFO Occupancy Register (SPIRFOR) */
  47. };
  48. /* Device Global Interrupt Enable Register (dgier), [1] p15, [2] p15 */
  49. #define DGIER_GIE (1 << 31)
  50. /* IP Interrupt Status Register (ipisr), [1] p15, [2] p15 */
  51. #define IPISR_DRR_NOT_EMPTY (1 << 8)
  52. #define IPISR_SLAVE_SELECT (1 << 7)
  53. #define IPISR_TXF_HALF_EMPTY (1 << 6)
  54. #define IPISR_DRR_OVERRUN (1 << 5)
  55. #define IPISR_DRR_FULL (1 << 4)
  56. #define IPISR_DTR_UNDERRUN (1 << 3)
  57. #define IPISR_DTR_EMPTY (1 << 2)
  58. #define IPISR_SLAVE_MODF (1 << 1)
  59. #define IPISR_MODF (1 << 0)
  60. /* IP Interrupt Enable Register (ipier), [1] p17, [2] p18 */
  61. #define IPIER_DRR_NOT_EMPTY (1 << 8)
  62. #define IPIER_SLAVE_SELECT (1 << 7)
  63. #define IPIER_TXF_HALF_EMPTY (1 << 6)
  64. #define IPIER_DRR_OVERRUN (1 << 5)
  65. #define IPIER_DRR_FULL (1 << 4)
  66. #define IPIER_DTR_UNDERRUN (1 << 3)
  67. #define IPIER_DTR_EMPTY (1 << 2)
  68. #define IPIER_SLAVE_MODF (1 << 1)
  69. #define IPIER_MODF (1 << 0)
  70. /* Softare Reset Register (srr), [1] p9, [2] p8 */
  71. #define SRR_RESET_CODE 0x0000000A
  72. /* SPI Control Register (spicr), [1] p9, [2] p8 */
  73. #define SPICR_LSB_FIRST (1 << 9)
  74. #define SPICR_MASTER_INHIBIT (1 << 8)
  75. #define SPICR_MANUAL_SS (1 << 7)
  76. #define SPICR_RXFIFO_RESEST (1 << 6)
  77. #define SPICR_TXFIFO_RESEST (1 << 5)
  78. #define SPICR_CPHA (1 << 4)
  79. #define SPICR_CPOL (1 << 3)
  80. #define SPICR_MASTER_MODE (1 << 2)
  81. #define SPICR_SPE (1 << 1)
  82. #define SPICR_LOOP (1 << 0)
  83. /* SPI Status Register (spisr), [1] p11, [2] p10 */
  84. #define SPISR_SLAVE_MODE_SELECT (1 << 5)
  85. #define SPISR_MODF (1 << 4)
  86. #define SPISR_TX_FULL (1 << 3)
  87. #define SPISR_TX_EMPTY (1 << 2)
  88. #define SPISR_RX_FULL (1 << 1)
  89. #define SPISR_RX_EMPTY (1 << 0)
  90. /* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */
  91. #define SPIDTR_8BIT_MASK (0xff << 0)
  92. #define SPIDTR_16BIT_MASK (0xffff << 0)
  93. #define SPIDTR_32BIT_MASK (0xffffffff << 0)
  94. /* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */
  95. #define SPIDRR_8BIT_MASK (0xff << 0)
  96. #define SPIDRR_16BIT_MASK (0xffff << 0)
  97. #define SPIDRR_32BIT_MASK (0xffffffff << 0)
  98. /* SPI Slave Select Register (spissr), [1] p13, [2] p13 */
  99. #define SPISSR_MASK(cs) (1 << (cs))
  100. #define SPISSR_ACT(cs) ~SPISSR_MASK(cs)
  101. #define SPISSR_OFF ~0UL
  102. /* SPI Transmit FIFO Occupancy Register (spitfor), [1] p13, [2] p14 */
  103. #define SPITFOR_OCYVAL_POS 0
  104. #define SPITFOR_OCYVAL_MASK (0xf << SPITFOR_OCYVAL_POS)
  105. /* SPI Receive FIFO Occupancy Register (spirfor), [1] p14, [2] p14 */
  106. #define SPIRFOR_OCYVAL_POS 0
  107. #define SPIRFOR_OCYVAL_MASK (0xf << SPIRFOR_OCYVAL_POS)
  108. struct xilinx_spi_slave {
  109. struct spi_slave slave;
  110. struct xilinx_spi_reg *regs;
  111. unsigned int freq;
  112. unsigned int mode;
  113. };
  114. static inline struct xilinx_spi_slave *to_xilinx_spi_slave(
  115. struct spi_slave *slave)
  116. {
  117. return container_of(slave, struct xilinx_spi_slave, slave);
  118. }
  119. #endif /* _XILINX_SPI_ */