cm_t35.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * (C) Copyright 2011
  3. * CompuLab, Ltd.
  4. * Mike Rapoport <mike@compulab.co.il>
  5. * Igor Grinberg <grinberg@compulab.co.il>
  6. *
  7. * Based on omap3_beagle.h
  8. * (C) Copyright 2006-2008
  9. * Texas Instruments.
  10. * Richard Woodruff <r-woodruff2@ti.com>
  11. * Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. */
  37. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  38. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  39. #define CONFIG_CM_T3X 1 /* working with CM-T35 and CM-T3730 */
  40. #define CONFIG_SYS_TEXT_BASE 0x80008000
  41. #define CONFIG_SDRC /* The chip has SDRC controller */
  42. #include <asm/arch/cpu.h> /* get chip and board defs */
  43. #include <asm/arch/omap3.h>
  44. /*
  45. * Display CPU and Board information
  46. */
  47. #define CONFIG_DISPLAY_CPUINFO 1
  48. #define CONFIG_DISPLAY_BOARDINFO 1
  49. /* Clock Defines */
  50. #define V_OSCK 26000000 /* Clock output from T2 */
  51. #define V_SCLK (V_OSCK >> 1)
  52. #undef CONFIG_USE_IRQ /* no support for IRQs */
  53. #define CONFIG_MISC_INIT_R
  54. #define CONFIG_OF_LIBFDT 1
  55. /*
  56. * The early kernel mapping on ARM currently only maps from the base of DRAM
  57. * to the end of the kernel image. The kernel is loaded at DRAM base + 0x8000.
  58. * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
  59. * so that leaves DRAM base to DRAM base + 0x4000 available.
  60. */
  61. #define CONFIG_SYS_BOOTMAPSZ 0x4000
  62. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  63. #define CONFIG_SETUP_MEMORY_TAGS 1
  64. #define CONFIG_INITRD_TAG 1
  65. #define CONFIG_REVISION_TAG 1
  66. /*
  67. * Size of malloc() pool
  68. */
  69. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  70. /* Sector */
  71. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  72. /*
  73. * Hardware drivers
  74. */
  75. /*
  76. * NS16550 Configuration
  77. */
  78. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  79. #define CONFIG_SYS_NS16550
  80. #define CONFIG_SYS_NS16550_SERIAL
  81. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  82. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  83. /*
  84. * select serial console configuration
  85. */
  86. #define CONFIG_CONS_INDEX 3
  87. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  88. #define CONFIG_SERIAL3 3 /* UART3 */
  89. /* allow to overwrite serial and ethaddr */
  90. #define CONFIG_ENV_OVERWRITE
  91. #define CONFIG_BAUDRATE 115200
  92. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  93. 115200}
  94. #define CONFIG_GENERIC_MMC 1
  95. #define CONFIG_MMC 1
  96. #define CONFIG_OMAP_HSMMC 1
  97. #define CONFIG_DOS_PARTITION 1
  98. /* DDR - I use Micron DDR */
  99. #define CONFIG_OMAP3_MICRON_DDR 1
  100. /* USB */
  101. #define CONFIG_MUSB_UDC 1
  102. #define CONFIG_USB_OMAP3 1
  103. #define CONFIG_TWL4030_USB 1
  104. /* USB device configuration */
  105. #define CONFIG_USB_DEVICE 1
  106. #define CONFIG_USB_TTY 1
  107. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  108. /* commands to include */
  109. #include <config_cmd_default.h>
  110. #define CONFIG_CMD_CACHE
  111. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  112. #define CONFIG_CMD_FAT /* FAT support */
  113. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  114. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  115. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  116. #define MTDIDS_DEFAULT "nand0=nand"
  117. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  118. "1920k(u-boot),128k(u-boot-env),"\
  119. "4m(kernel),-(fs)"
  120. #define CONFIG_CMD_I2C /* I2C serial bus support */
  121. #define CONFIG_CMD_MMC /* MMC support */
  122. #define CONFIG_CMD_NAND /* NAND support */
  123. #define CONFIG_CMD_DHCP
  124. #define CONFIG_CMD_PING
  125. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  126. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  127. #undef CONFIG_CMD_IMLS /* List all found images */
  128. #define CONFIG_SYS_NO_FLASH
  129. #define CONFIG_HARD_I2C 1
  130. #define CONFIG_SYS_I2C_SPEED 100000
  131. #define CONFIG_SYS_I2C_SLAVE 1
  132. #define CONFIG_SYS_I2C_BUS 0
  133. #define CONFIG_SYS_I2C_BUS_SELECT 1
  134. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  135. /*
  136. * TWL4030
  137. */
  138. #define CONFIG_TWL4030_POWER 1
  139. #define CONFIG_TWL4030_LED 1
  140. /*
  141. * Board NAND Info.
  142. */
  143. #define CONFIG_SYS_NAND_QUIET_TEST 1
  144. #define CONFIG_NAND_OMAP_GPMC
  145. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  146. /* to access nand */
  147. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  148. /* to access nand at */
  149. /* CS0 */
  150. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  151. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  152. /* devices */
  153. #define CONFIG_JFFS2_NAND
  154. /* nand device jffs2 lives on */
  155. #define CONFIG_JFFS2_DEV "nand0"
  156. /* start of jffs2 partition */
  157. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  158. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  159. /* partition */
  160. /* Environment information */
  161. #define CONFIG_BOOTDELAY 10
  162. #define CONFIG_EXTRA_ENV_SETTINGS \
  163. "loadaddr=0x82000000\0" \
  164. "usbtty=cdc_acm\0" \
  165. "console=ttyS2,115200n8\0" \
  166. "mpurate=500\0" \
  167. "vram=12M\0" \
  168. "dvimode=1024x768MR-16@60\0" \
  169. "defaultdisplay=dvi\0" \
  170. "mmcdev=0\0" \
  171. "mmcroot=/dev/mmcblk0p2 rw\0" \
  172. "mmcrootfstype=ext3 rootwait\0" \
  173. "nandroot=/dev/mtdblock4 rw\0" \
  174. "nandrootfstype=jffs2\0" \
  175. "mmcargs=setenv bootargs console=${console} " \
  176. "mpurate=${mpurate} " \
  177. "vram=${vram} " \
  178. "omapfb.mode=dvi:${dvimode} " \
  179. "omapfb.debug=y " \
  180. "omapdss.def_disp=${defaultdisplay} " \
  181. "root=${mmcroot} " \
  182. "rootfstype=${mmcrootfstype}\0" \
  183. "nandargs=setenv bootargs console=${console} " \
  184. "mpurate=${mpurate} " \
  185. "vram=${vram} " \
  186. "omapfb.mode=dvi:${dvimode} " \
  187. "omapfb.debug=y " \
  188. "omapdss.def_disp=${defaultdisplay} " \
  189. "root=${nandroot} " \
  190. "rootfstype=${nandrootfstype}\0" \
  191. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  192. "bootscript=echo Running bootscript from mmc ...; " \
  193. "source ${loadaddr}\0" \
  194. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  195. "mmcboot=echo Booting from mmc ...; " \
  196. "run mmcargs; " \
  197. "bootm ${loadaddr}\0" \
  198. "nandboot=echo Booting from nand ...; " \
  199. "run nandargs; " \
  200. "nand read ${loadaddr} 280000 400000; " \
  201. "bootm ${loadaddr}\0" \
  202. #define CONFIG_BOOTCOMMAND \
  203. "if mmc rescan ${mmcdev}; then " \
  204. "if run loadbootscript; then " \
  205. "run bootscript; " \
  206. "else " \
  207. "if run loaduimage; then " \
  208. "run mmcboot; " \
  209. "else run nandboot; " \
  210. "fi; " \
  211. "fi; " \
  212. "else run nandboot; fi"
  213. /*
  214. * Miscellaneous configurable options
  215. */
  216. #define CONFIG_AUTO_COMPLETE
  217. #define CONFIG_CMDLINE_EDITING
  218. #define CONFIG_TIMESTAMP
  219. #define CONFIG_SYS_AUTOLOAD "no"
  220. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  221. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  222. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  223. #define CONFIG_SYS_PROMPT "CM-T3x # "
  224. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  225. /* Print Buffer Size */
  226. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  227. sizeof(CONFIG_SYS_PROMPT) + 16)
  228. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  229. /* Boot Argument Buffer Size */
  230. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  231. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  232. /* works on */
  233. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  234. 0x01F00000) /* 31MB */
  235. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  236. /* load address */
  237. /*
  238. * OMAP3 has 12 GP timers, they can be driven by the system clock
  239. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  240. * This rate is divided by a local divisor.
  241. */
  242. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  243. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  244. #define CONFIG_SYS_HZ 1000
  245. /*-----------------------------------------------------------------------
  246. * Stack sizes
  247. *
  248. * The stack sizes are set up in start.S using the settings below
  249. */
  250. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  251. #ifdef CONFIG_USE_IRQ
  252. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  253. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  254. #endif
  255. /*-----------------------------------------------------------------------
  256. * Physical Memory Map
  257. */
  258. #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
  259. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  260. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  261. /*-----------------------------------------------------------------------
  262. * FLASH and environment organization
  263. */
  264. /* **** PISMO SUPPORT *** */
  265. /* Configure the PISMO */
  266. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  267. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  268. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  269. #if defined(CONFIG_CMD_NAND)
  270. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  271. #endif
  272. /* Monitor at start of flash */
  273. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  274. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  275. #define CONFIG_ENV_IS_IN_NAND 1
  276. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  277. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  278. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  279. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  280. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  281. #if defined(CONFIG_CMD_NET)
  282. #define CONFIG_SMC911X
  283. #define CONFIG_SMC911X_32_BIT
  284. #define CM_T3X_SMC911X_BASE 0x2C000000
  285. #define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
  286. #define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
  287. #endif /* (CONFIG_CMD_NET) */
  288. /* additions for new relocation code, must be added to all boards */
  289. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  290. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  291. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  292. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  293. CONFIG_SYS_INIT_RAM_SIZE - \
  294. GENERATED_GBL_DATA_SIZE)
  295. /* Status LED */
  296. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  297. #define CONFIG_BOARD_SPECIFIC_LED 1
  298. #define STATUS_LED_GREEN 0
  299. #define STATUS_LED_BIT STATUS_LED_GREEN
  300. #define STATUS_LED_STATE STATUS_LED_ON
  301. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  302. #define STATUS_LED_BOOT STATUS_LED_BIT
  303. #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
  304. /* GPIO banks */
  305. #ifdef CONFIG_STATUS_LED
  306. #define CONFIG_OMAP3_GPIO_6 1 /* GPIO186 is in GPIO bank 6 */
  307. #endif
  308. #endif /* __CONFIG_H */