kilauea.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /*
  2. * Copyright (c) 2008 Nuovation System Designs, LLC
  3. * Grant Erickson <gerickson@nuovations.com>
  4. *
  5. * (C) Copyright 2007
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /************************************************************************
  27. * kilauea.h - configuration for AMCC Kilauea (405EX)
  28. ***********************************************************************/
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*-----------------------------------------------------------------------
  32. * High Level Configuration Options
  33. *----------------------------------------------------------------------*/
  34. #define CONFIG_KILAUEA 1 /* Board is Kilauea */
  35. #define CONFIG_4xx 1 /* ... PPC4xx family */
  36. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  37. #define CONFIG_SYS_CLK_FREQ 33333333 /* ext frequency to pll */
  38. #ifndef CONFIG_SYS_TEXT_BASE
  39. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  40. #endif
  41. /*
  42. * CHIP_21 errata - you must set this to match your exact CPU, else your
  43. * board will not boot. DO NOT enable this unless you have JTAG available
  44. * for recovery, in the event you get it wrong.
  45. *
  46. * Kilauea uses the 405EX, while Haleakala uses the 405EXr. Either board
  47. * may be equipped for security or not. You must look at the CPU part
  48. * number to be sure what you have.
  49. */
  50. /* #define CONFIG_SYS_4xx_CHIP_21_405EX_NO_SECURITY */
  51. /* #define CONFIG_SYS_4xx_CHIP_21_405EX_SECURITY */
  52. /* #define CONFIG_SYS_4xx_CHIP_21_405EXr_NO_SECURITY */
  53. /* #define CONFIG_SYS_4xx_CHIP_21_405EXr_SECURITY */
  54. /*
  55. * Include common defines/options for all AMCC eval boards
  56. */
  57. #define CONFIG_HOSTNAME kilauea
  58. #include "amcc-common.h"
  59. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  60. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  61. #define CONFIG_BOARD_TYPES
  62. #define CONFIG_BOARD_EMAC_COUNT
  63. /*-----------------------------------------------------------------------
  64. * Base addresses -- Note these are effective addresses where the
  65. * actual resources get mapped (not physical addresses)
  66. *----------------------------------------------------------------------*/
  67. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  68. #define CONFIG_SYS_NAND_ADDR 0xF8000000
  69. #define CONFIG_SYS_FPGA_BASE 0xF0000000
  70. /*-----------------------------------------------------------------------
  71. * Initial RAM & Stack Pointer Configuration Options
  72. *
  73. * There are traditionally three options for the primordial
  74. * (i.e. initial) stack usage on the 405-series:
  75. *
  76. * 1) On-chip Memory (OCM) (i.e. SRAM)
  77. * 2) Data cache
  78. * 3) SDRAM
  79. *
  80. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  81. * the latter of which is less than desireable since it requires
  82. * setting up the SDRAM and ECC in assembly code.
  83. *
  84. * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
  85. * select on the External Bus Controller (EBC) and then select a
  86. * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
  87. * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
  88. * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
  89. * physical SDRAM to use (3).
  90. *-----------------------------------------------------------------------*/
  91. #define CONFIG_SYS_INIT_DCACHE_CS 4
  92. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  93. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
  94. #else
  95. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  96. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  97. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) /* 4 KiB */
  98. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  99. /*
  100. * If the data cache is being used for the primordial stack and global
  101. * data area, the POST word must be placed somewhere else. The General
  102. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  103. * its compare and mask register contents across reset, so it is used
  104. * for the POST word.
  105. */
  106. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  107. # define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  108. # define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
  109. #else
  110. # define CONFIG_SYS_INIT_EXTRA_SIZE 16
  111. # define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
  112. # define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
  113. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  114. /*-----------------------------------------------------------------------
  115. * Serial Port
  116. *----------------------------------------------------------------------*/
  117. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  118. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  119. /*-----------------------------------------------------------------------
  120. * Environment
  121. *----------------------------------------------------------------------*/
  122. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  123. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  124. #else
  125. #define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  126. #define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  127. #endif
  128. /*-----------------------------------------------------------------------
  129. * FLASH related
  130. *----------------------------------------------------------------------*/
  131. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  132. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  133. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  134. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  135. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  136. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  137. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  138. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  139. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  140. #ifdef CONFIG_ENV_IS_IN_FLASH
  141. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  142. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  143. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  144. /* Address and size of Redundant Environment Sector */
  145. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  146. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  147. #endif /* CONFIG_ENV_IS_IN_FLASH */
  148. /*
  149. * IPL (Initial Program Loader, integrated inside CPU)
  150. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  151. *
  152. * SPL (Secondary Program Loader)
  153. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  154. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  155. * controller and the NAND controller so that the special U-Boot image can be
  156. * loaded from NAND to SDRAM.
  157. *
  158. * NUB (NAND U-Boot)
  159. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  160. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  161. *
  162. * On 405EX the SPL is copied to SDRAM before the NAND controller is
  163. * set up. While still running from location 0xfffff000...0xffffffff the
  164. * NAND controller cannot be accessed since it is attached to CS0 too.
  165. */
  166. #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  167. #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  168. #define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
  169. #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  170. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
  171. #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
  172. /*
  173. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  174. */
  175. #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  176. #define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  177. /*
  178. * Now the NAND chip has to be defined (no autodetection used!)
  179. */
  180. #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
  181. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  182. #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
  183. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  184. #define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
  185. #define CONFIG_SYS_NAND_ECCSIZE 256
  186. #define CONFIG_SYS_NAND_ECCBYTES 3
  187. #define CONFIG_SYS_NAND_OOBSIZE 16
  188. #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  189. #ifdef CONFIG_ENV_IS_IN_NAND
  190. /*
  191. * For NAND booting the environment is embedded in the U-Boot image. Please take
  192. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  193. */
  194. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  195. #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
  196. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  197. #endif
  198. /*-----------------------------------------------------------------------
  199. * NAND FLASH
  200. *----------------------------------------------------------------------*/
  201. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  202. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  203. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  204. /*-----------------------------------------------------------------------
  205. * DDR SDRAM
  206. *----------------------------------------------------------------------*/
  207. #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
  208. /*
  209. * CONFIG_PPC4xx_DDR_AUTOCALIBRATION
  210. *
  211. * Note: DDR Autocalibration Method_A scans the full range of possible PPC4xx
  212. * SDRAM Controller DDR autocalibration values and takes a lot longer
  213. * to run than Method_B.
  214. * (See the Method_A and Method_B algorithm discription in the file:
  215. * arch/powerpc/cpu/ppc4xx/4xx_ibm_ddr2_autocalib.c)
  216. * Define CONFIG_PPC4xx_DDR_METHOD_A to use DDR autocalibration Method_A
  217. *
  218. * DDR Autocalibration Method_B is the default.
  219. */
  220. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  221. #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
  222. #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
  223. #undef CONFIG_PPC4xx_DDR_METHOD_A
  224. #endif
  225. #define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
  226. /* DDR1/2 SDRAM Device Control Register Data Values */
  227. #define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
  228. SDRAM_RXBAS_SDSZ_256MB | \
  229. SDRAM_RXBAS_SDAM_MODE7 | \
  230. SDRAM_RXBAS_SDBE_ENABLE)
  231. #define CONFIG_SYS_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
  232. #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  233. #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  234. #define CONFIG_SYS_SDRAM0_MCOPT1 (SDRAM_MCOPT1_PMU_OPEN | \
  235. SDRAM_MCOPT1_8_BANKS | \
  236. SDRAM_MCOPT1_DDR2_TYPE | \
  237. SDRAM_MCOPT1_QDEP | \
  238. SDRAM_MCOPT1_DCOO_DISABLED)
  239. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  240. #define CONFIG_SYS_SDRAM0_MODT0 (SDRAM_MODT_EB0W_ENABLE | \
  241. SDRAM_MODT_EB0R_ENABLE)
  242. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  243. #define CONFIG_SYS_SDRAM0_CODT (SDRAM_CODT_RK0R_ON | \
  244. SDRAM_CODT_CKLZ_36OHM | \
  245. SDRAM_CODT_DQS_1_8_V_DDR2 | \
  246. SDRAM_CODT_IO_NMODE)
  247. #define CONFIG_SYS_SDRAM0_RTR SDRAM_RTR_RINT_ENCODE(1560)
  248. #define CONFIG_SYS_SDRAM0_INITPLR0 (SDRAM_INITPLR_ENABLE | \
  249. SDRAM_INITPLR_IMWT_ENCODE(80) | \
  250. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_NOP))
  251. #define CONFIG_SYS_SDRAM0_INITPLR1 (SDRAM_INITPLR_ENABLE | \
  252. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  253. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  254. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  255. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  256. #define CONFIG_SYS_SDRAM0_INITPLR2 (SDRAM_INITPLR_ENABLE | \
  257. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  258. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  259. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR2) | \
  260. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR2_TEMP_COMMERCIAL))
  261. #define CONFIG_SYS_SDRAM0_INITPLR3 (SDRAM_INITPLR_ENABLE | \
  262. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  263. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  264. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR3) | \
  265. SDRAM_INITPLR_IMA_ENCODE(0))
  266. #define CONFIG_SYS_SDRAM0_INITPLR4 (SDRAM_INITPLR_ENABLE | \
  267. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  268. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  269. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  270. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_DQS_DISABLE | \
  271. JEDEC_MA_EMR_RTT_75OHM))
  272. #define CONFIG_SYS_SDRAM0_INITPLR5 (SDRAM_INITPLR_ENABLE | \
  273. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  274. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  275. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  276. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  277. JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
  278. JEDEC_MA_MR_BLEN_4 | \
  279. JEDEC_MA_MR_DLL_RESET))
  280. #define CONFIG_SYS_SDRAM0_INITPLR6 (SDRAM_INITPLR_ENABLE | \
  281. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  282. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  283. SDRAM_INITPLR_IBA_ENCODE(0x0) | \
  284. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  285. #define CONFIG_SYS_SDRAM0_INITPLR7 (SDRAM_INITPLR_ENABLE | \
  286. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  287. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  288. #define CONFIG_SYS_SDRAM0_INITPLR8 (SDRAM_INITPLR_ENABLE | \
  289. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  290. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  291. #define CONFIG_SYS_SDRAM0_INITPLR9 (SDRAM_INITPLR_ENABLE | \
  292. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  293. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  294. #define CONFIG_SYS_SDRAM0_INITPLR10 (SDRAM_INITPLR_ENABLE | \
  295. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  296. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  297. #define CONFIG_SYS_SDRAM0_INITPLR11 (SDRAM_INITPLR_ENABLE | \
  298. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  299. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  300. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  301. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  302. JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
  303. JEDEC_MA_MR_BLEN_4))
  304. #define CONFIG_SYS_SDRAM0_INITPLR12 (SDRAM_INITPLR_ENABLE | \
  305. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  306. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  307. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  308. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_ENTER | \
  309. JEDEC_MA_EMR_RDQS_DISABLE | \
  310. JEDEC_MA_EMR_DQS_DISABLE | \
  311. JEDEC_MA_EMR_RTT_DISABLED | \
  312. JEDEC_MA_EMR_ODS_NORMAL))
  313. #define CONFIG_SYS_SDRAM0_INITPLR13 (SDRAM_INITPLR_ENABLE | \
  314. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  315. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  316. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  317. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_EXIT | \
  318. JEDEC_MA_EMR_RDQS_DISABLE | \
  319. JEDEC_MA_EMR_DQS_DISABLE | \
  320. JEDEC_MA_EMR_RTT_DISABLED | \
  321. JEDEC_MA_EMR_ODS_NORMAL))
  322. #define CONFIG_SYS_SDRAM0_INITPLR14 (SDRAM_INITPLR_DISABLE)
  323. #define CONFIG_SYS_SDRAM0_INITPLR15 (SDRAM_INITPLR_DISABLE)
  324. #define CONFIG_SYS_SDRAM0_RQDC (SDRAM_RQDC_RQDE_ENABLE | \
  325. SDRAM_RQDC_RQFD_ENCODE(56))
  326. #define CONFIG_SYS_SDRAM0_RFDC SDRAM_RFDC_RFFD_ENCODE(521)
  327. #define CONFIG_SYS_SDRAM0_RDCC (SDRAM_RDCC_RDSS_T2)
  328. #define CONFIG_SYS_SDRAM0_DLCR (SDRAM_DLCR_DCLM_AUTO | \
  329. SDRAM_DLCR_DLCS_CONT_DONE | \
  330. SDRAM_DLCR_DLCV_ENCODE(165))
  331. #define CONFIG_SYS_SDRAM0_CLKTR (SDRAM_CLKTR_CLKP_180_DEG_ADV)
  332. #define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
  333. #define CONFIG_SYS_SDRAM0_SDTR1 (SDRAM_SDTR1_LDOF_2_CLK | \
  334. SDRAM_SDTR1_RTW_2_CLK | \
  335. SDRAM_SDTR1_RTRO_1_CLK)
  336. #define CONFIG_SYS_SDRAM0_SDTR2 (SDRAM_SDTR2_RCD_3_CLK | \
  337. SDRAM_SDTR2_WTR_2_CLK | \
  338. SDRAM_SDTR2_XSNR_32_CLK | \
  339. SDRAM_SDTR2_WPC_4_CLK | \
  340. SDRAM_SDTR2_RPC_2_CLK | \
  341. SDRAM_SDTR2_RP_3_CLK | \
  342. SDRAM_SDTR2_RRD_2_CLK)
  343. #define CONFIG_SYS_SDRAM0_SDTR3 (SDRAM_SDTR3_RAS_ENCODE(8) | \
  344. SDRAM_SDTR3_RC_ENCODE(11) | \
  345. SDRAM_SDTR3_XCS | \
  346. SDRAM_SDTR3_RFC_ENCODE(26))
  347. #define CONFIG_SYS_SDRAM0_MMODE (SDRAM_MMODE_WR_DDR2_3_CYC | \
  348. SDRAM_MMODE_DCL_DDR2_4_0_CLK | \
  349. SDRAM_MMODE_BLEN_4)
  350. #define CONFIG_SYS_SDRAM0_MEMODE (SDRAM_MEMODE_DQS_DISABLE | \
  351. SDRAM_MEMODE_RTT_75OHM)
  352. /*-----------------------------------------------------------------------
  353. * I2C
  354. *----------------------------------------------------------------------*/
  355. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  356. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  357. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  358. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  359. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  360. /* I2C bootstrap EEPROM */
  361. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
  362. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  363. #define CONFIG_4xx_CONFIG_BLOCKSIZE 16
  364. /* Standard DTT sensor configuration */
  365. #define CONFIG_DTT_DS1775 1
  366. #define CONFIG_DTT_SENSORS { 0 }
  367. #define CONFIG_SYS_I2C_DTT_ADDR 0x48
  368. /* RTC configuration */
  369. #define CONFIG_RTC_DS1338 1
  370. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  371. /*-----------------------------------------------------------------------
  372. * Ethernet
  373. *----------------------------------------------------------------------*/
  374. #define CONFIG_M88E1111_PHY 1
  375. #define CONFIG_IBM_EMAC4_V4 1
  376. #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
  377. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  378. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  379. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  380. #define CONFIG_HAS_ETH0 1
  381. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  382. #define CONFIG_PHY1_ADDR 2
  383. /* Debug messages for the DDR autocalibration */
  384. #define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
  385. /*
  386. * Default environment variables
  387. */
  388. #define CONFIG_EXTRA_ENV_SETTINGS \
  389. CONFIG_AMCC_DEF_ENV \
  390. CONFIG_AMCC_DEF_ENV_POWERPC \
  391. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  392. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  393. CONFIG_AMCC_DEF_ENV_NAND_UPD \
  394. "logversion=2\0" \
  395. "kernel_addr=fc000000\0" \
  396. "fdt_addr=fc1e0000\0" \
  397. "ramdisk_addr=fc200000\0" \
  398. "pciconfighost=1\0" \
  399. "pcie_mode=RP:RP\0" \
  400. ""
  401. /*
  402. * Commands additional to the ones defined in amcc-common.h
  403. */
  404. #define CONFIG_CMD_CHIP_CONFIG
  405. #define CONFIG_CMD_DATE
  406. #define CONFIG_CMD_LOG
  407. #define CONFIG_CMD_NAND
  408. #define CONFIG_CMD_PCI
  409. #define CONFIG_CMD_SNTP
  410. /*
  411. * Don't run the memory POST on the NAND-booting version. It will
  412. * overwrite part of the U-Boot image which is already loaded from NAND
  413. * to SDRAM.
  414. */
  415. #if defined(CONFIG_NAND_U_BOOT)
  416. #define CONFIG_SYS_POST_MEMORY_ON 0
  417. #else
  418. #define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
  419. #endif
  420. /* POST support */
  421. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  422. CONFIG_SYS_POST_CPU | \
  423. CONFIG_SYS_POST_ETHER | \
  424. CONFIG_SYS_POST_I2C | \
  425. CONFIG_SYS_POST_MEMORY_ON | \
  426. CONFIG_SYS_POST_UART)
  427. /* Define here the base-addresses of the UARTs to test in POST */
  428. #define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
  429. CONFIG_SYS_NS16550_COM2 }
  430. #define CONFIG_LOGBUFFER
  431. #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  432. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  433. /*-----------------------------------------------------------------------
  434. * PCI stuff
  435. *----------------------------------------------------------------------*/
  436. #define CONFIG_PCI /* include pci support */
  437. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  438. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  439. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  440. /*-----------------------------------------------------------------------
  441. * PCIe stuff
  442. *----------------------------------------------------------------------*/
  443. #define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  444. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  445. #define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
  446. #define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
  447. #define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  448. #define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
  449. #define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
  450. #define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  451. #define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
  452. #define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
  453. /* base address of inbound PCIe window */
  454. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  455. /*-----------------------------------------------------------------------
  456. * External Bus Controller (EBC) Setup
  457. *----------------------------------------------------------------------*/
  458. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  459. /* booting from NAND, so NAND chips select has to be on CS 0 */
  460. #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
  461. /* Memory Bank 1 (NOR-FLASH) initialization */
  462. #define CONFIG_SYS_EBC_PB1AP 0x05806500
  463. #define CONFIG_SYS_EBC_PB1CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
  464. /* Memory Bank 0 (NAND-FLASH) initialization */
  465. #define CONFIG_SYS_EBC_PB0AP 0x018003c0
  466. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1e000)
  467. #else
  468. #define CONFIG_SYS_NAND_CS 1 /* NAND chip connected to CSx */
  469. /* Memory Bank 0 (NOR-FLASH) initialization */
  470. #define CONFIG_SYS_EBC_PB0AP 0x05806500
  471. #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
  472. /* Memory Bank 1 (NAND-FLASH) initialization */
  473. #define CONFIG_SYS_EBC_PB1AP 0x018003c0
  474. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NAND_ADDR | 0x1e000)
  475. #endif
  476. /* Memory Bank 2 (FPGA) initialization */
  477. #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_ENABLED | \
  478. EBC_BXAP_FWT_ENCODE(6) | \
  479. EBC_BXAP_BWT_ENCODE(1) | \
  480. EBC_BXAP_BCE_DISABLE | \
  481. EBC_BXAP_BCT_2TRANS | \
  482. EBC_BXAP_CSN_ENCODE(0) | \
  483. EBC_BXAP_OEN_ENCODE(0) | \
  484. EBC_BXAP_WBN_ENCODE(3) | \
  485. EBC_BXAP_WBF_ENCODE(1) | \
  486. EBC_BXAP_TH_ENCODE(4) | \
  487. EBC_BXAP_RE_DISABLED | \
  488. EBC_BXAP_SOR_DELAYED | \
  489. EBC_BXAP_BEM_WRITEONLY | \
  490. EBC_BXAP_PEN_DISABLED)
  491. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA_BASE | 0x18000)
  492. #define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  493. /*-----------------------------------------------------------------------
  494. * GPIO Setup
  495. *----------------------------------------------------------------------*/
  496. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  497. { \
  498. /* GPIO Core 0 */ \
  499. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  500. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  501. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  502. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  503. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  504. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  505. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  506. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  507. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  508. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  509. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  510. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  511. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  512. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  513. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  514. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  515. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  516. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  517. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  518. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  519. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  520. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  521. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  522. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  523. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  524. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  525. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  526. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  527. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO28 */ \
  528. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  529. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  530. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  531. } \
  532. }
  533. /*-----------------------------------------------------------------------
  534. * Some Kilauea stuff..., mainly fpga registers
  535. */
  536. #define CONFIG_SYS_FPGA_REG_BASE CONFIG_SYS_FPGA_BASE
  537. #define CONFIG_SYS_FPGA_FIFO_BASE (CONFIG_SYS_FPGA_BASE | (1 << 10))
  538. /* interrupt */
  539. #define CONFIG_SYS_FPGA_SLIC0_R_DPRAM_INT 0x80000000
  540. #define CONFIG_SYS_FPGA_SLIC0_W_DPRAM_INT 0x40000000
  541. #define CONFIG_SYS_FPGA_SLIC1_R_DPRAM_INT 0x20000000
  542. #define CONFIG_SYS_FPGA_SLIC1_W_DPRAM_INT 0x10000000
  543. #define CONFIG_SYS_FPGA_PHY0_INT 0x08000000
  544. #define CONFIG_SYS_FPGA_PHY1_INT 0x04000000
  545. #define CONFIG_SYS_FPGA_SLIC0_INT 0x02000000
  546. #define CONFIG_SYS_FPGA_SLIC1_INT 0x01000000
  547. /* DPRAM setting */
  548. /* 00: 32B; 01: 64B; 10: 128B; 11: 256B */
  549. #define CONFIG_SYS_FPGA_DPRAM_R_INT_LINE 0x00400000 /* 64 B */
  550. #define CONFIG_SYS_FPGA_DPRAM_W_INT_LINE 0x00100000 /* 64 B */
  551. #define CONFIG_SYS_FPGA_DPRAM_RW_TYPE 0x00080000
  552. #define CONFIG_SYS_FPGA_DPRAM_RST 0x00040000
  553. #define CONFIG_SYS_FPGA_UART0_FO 0x00020000
  554. #define CONFIG_SYS_FPGA_UART1_FO 0x00010000
  555. /* loopback */
  556. #define CONFIG_SYS_FPGA_CHIPSIDE_LOOPBACK 0x00004000
  557. #define CONFIG_SYS_FPGA_LINESIDE_LOOPBACK 0x00008000
  558. #define CONFIG_SYS_FPGA_SLIC0_ENABLE 0x00002000
  559. #define CONFIG_SYS_FPGA_SLIC1_ENABLE 0x00001000
  560. #define CONFIG_SYS_FPGA_SLIC0_CS 0x00000800
  561. #define CONFIG_SYS_FPGA_SLIC1_CS 0x00000400
  562. #define CONFIG_SYS_FPGA_USER_LED0 0x00000200
  563. #define CONFIG_SYS_FPGA_USER_LED1 0x00000100
  564. #define CONFIG_SYS_FPGA_MAGIC_MASK 0xffff0000
  565. #define CONFIG_SYS_FPGA_MAGIC 0xabcd0000
  566. #define CONFIG_SYS_FPGA_VER_MASK 0x0000ff00
  567. #endif /* __CONFIG_H */