emif.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. /*
  2. * OMAP44xx EMIF header
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. *
  6. * Aneesh V <aneesh@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef _EMIF_H_
  13. #define _EMIF_H_
  14. #include <asm/types.h>
  15. #include <common.h>
  16. /* Base address */
  17. #define OMAP44XX_EMIF1 0x4c000000
  18. #define OMAP44XX_EMIF2 0x4d000000
  19. /* Registers shifts and masks */
  20. /* EMIF_MOD_ID_REV */
  21. #define OMAP44XX_REG_SCHEME_SHIFT 30
  22. #define OMAP44XX_REG_SCHEME_MASK (0x3 << 30)
  23. #define OMAP44XX_REG_MODULE_ID_SHIFT 16
  24. #define OMAP44XX_REG_MODULE_ID_MASK (0xfff << 16)
  25. #define OMAP44XX_REG_RTL_VERSION_SHIFT 11
  26. #define OMAP44XX_REG_RTL_VERSION_MASK (0x1f << 11)
  27. #define OMAP44XX_REG_MAJOR_REVISION_SHIFT 8
  28. #define OMAP44XX_REG_MAJOR_REVISION_MASK (0x7 << 8)
  29. #define OMAP44XX_REG_MINOR_REVISION_SHIFT 0
  30. #define OMAP44XX_REG_MINOR_REVISION_MASK (0x3f << 0)
  31. /* STATUS */
  32. #define OMAP44XX_REG_BE_SHIFT 31
  33. #define OMAP44XX_REG_BE_MASK (1 << 31)
  34. #define OMAP44XX_REG_DUAL_CLK_MODE_SHIFT 30
  35. #define OMAP44XX_REG_DUAL_CLK_MODE_MASK (1 << 30)
  36. #define OMAP44XX_REG_FAST_INIT_SHIFT 29
  37. #define OMAP44XX_REG_FAST_INIT_MASK (1 << 29)
  38. #define OMAP44XX_REG_PHY_DLL_READY_SHIFT 2
  39. #define OMAP44XX_REG_PHY_DLL_READY_MASK (1 << 2)
  40. /* SDRAM_CONFIG */
  41. #define OMAP44XX_REG_SDRAM_TYPE_SHIFT 29
  42. #define OMAP44XX_REG_SDRAM_TYPE_MASK (0x7 << 29)
  43. #define OMAP44XX_REG_IBANK_POS_SHIFT 27
  44. #define OMAP44XX_REG_IBANK_POS_MASK (0x3 << 27)
  45. #define OMAP44XX_REG_DDR_TERM_SHIFT 24
  46. #define OMAP44XX_REG_DDR_TERM_MASK (0x7 << 24)
  47. #define OMAP44XX_REG_DDR2_DDQS_SHIFT 23
  48. #define OMAP44XX_REG_DDR2_DDQS_MASK (1 << 23)
  49. #define OMAP44XX_REG_DYN_ODT_SHIFT 21
  50. #define OMAP44XX_REG_DYN_ODT_MASK (0x3 << 21)
  51. #define OMAP44XX_REG_DDR_DISABLE_DLL_SHIFT 20
  52. #define OMAP44XX_REG_DDR_DISABLE_DLL_MASK (1 << 20)
  53. #define OMAP44XX_REG_SDRAM_DRIVE_SHIFT 18
  54. #define OMAP44XX_REG_SDRAM_DRIVE_MASK (0x3 << 18)
  55. #define OMAP44XX_REG_CWL_SHIFT 16
  56. #define OMAP44XX_REG_CWL_MASK (0x3 << 16)
  57. #define OMAP44XX_REG_NARROW_MODE_SHIFT 14
  58. #define OMAP44XX_REG_NARROW_MODE_MASK (0x3 << 14)
  59. #define OMAP44XX_REG_CL_SHIFT 10
  60. #define OMAP44XX_REG_CL_MASK (0xf << 10)
  61. #define OMAP44XX_REG_ROWSIZE_SHIFT 7
  62. #define OMAP44XX_REG_ROWSIZE_MASK (0x7 << 7)
  63. #define OMAP44XX_REG_IBANK_SHIFT 4
  64. #define OMAP44XX_REG_IBANK_MASK (0x7 << 4)
  65. #define OMAP44XX_REG_EBANK_SHIFT 3
  66. #define OMAP44XX_REG_EBANK_MASK (1 << 3)
  67. #define OMAP44XX_REG_PAGESIZE_SHIFT 0
  68. #define OMAP44XX_REG_PAGESIZE_MASK (0x7 << 0)
  69. /* SDRAM_CONFIG_2 */
  70. #define OMAP44XX_REG_CS1NVMEN_SHIFT 30
  71. #define OMAP44XX_REG_CS1NVMEN_MASK (1 << 30)
  72. #define OMAP44XX_REG_EBANK_POS_SHIFT 27
  73. #define OMAP44XX_REG_EBANK_POS_MASK (1 << 27)
  74. #define OMAP44XX_REG_RDBNUM_SHIFT 4
  75. #define OMAP44XX_REG_RDBNUM_MASK (0x3 << 4)
  76. #define OMAP44XX_REG_RDBSIZE_SHIFT 0
  77. #define OMAP44XX_REG_RDBSIZE_MASK (0x7 << 0)
  78. /* SDRAM_REF_CTRL */
  79. #define OMAP44XX_REG_INITREF_DIS_SHIFT 31
  80. #define OMAP44XX_REG_INITREF_DIS_MASK (1 << 31)
  81. #define OMAP44XX_REG_SRT_SHIFT 29
  82. #define OMAP44XX_REG_SRT_MASK (1 << 29)
  83. #define OMAP44XX_REG_ASR_SHIFT 28
  84. #define OMAP44XX_REG_ASR_MASK (1 << 28)
  85. #define OMAP44XX_REG_PASR_SHIFT 24
  86. #define OMAP44XX_REG_PASR_MASK (0x7 << 24)
  87. #define OMAP44XX_REG_REFRESH_RATE_SHIFT 0
  88. #define OMAP44XX_REG_REFRESH_RATE_MASK (0xffff << 0)
  89. /* SDRAM_REF_CTRL_SHDW */
  90. #define OMAP44XX_REG_REFRESH_RATE_SHDW_SHIFT 0
  91. #define OMAP44XX_REG_REFRESH_RATE_SHDW_MASK (0xffff << 0)
  92. /* SDRAM_TIM_1 */
  93. #define OMAP44XX_REG_T_RP_SHIFT 25
  94. #define OMAP44XX_REG_T_RP_MASK (0xf << 25)
  95. #define OMAP44XX_REG_T_RCD_SHIFT 21
  96. #define OMAP44XX_REG_T_RCD_MASK (0xf << 21)
  97. #define OMAP44XX_REG_T_WR_SHIFT 17
  98. #define OMAP44XX_REG_T_WR_MASK (0xf << 17)
  99. #define OMAP44XX_REG_T_RAS_SHIFT 12
  100. #define OMAP44XX_REG_T_RAS_MASK (0x1f << 12)
  101. #define OMAP44XX_REG_T_RC_SHIFT 6
  102. #define OMAP44XX_REG_T_RC_MASK (0x3f << 6)
  103. #define OMAP44XX_REG_T_RRD_SHIFT 3
  104. #define OMAP44XX_REG_T_RRD_MASK (0x7 << 3)
  105. #define OMAP44XX_REG_T_WTR_SHIFT 0
  106. #define OMAP44XX_REG_T_WTR_MASK (0x7 << 0)
  107. /* SDRAM_TIM_1_SHDW */
  108. #define OMAP44XX_REG_T_RP_SHDW_SHIFT 25
  109. #define OMAP44XX_REG_T_RP_SHDW_MASK (0xf << 25)
  110. #define OMAP44XX_REG_T_RCD_SHDW_SHIFT 21
  111. #define OMAP44XX_REG_T_RCD_SHDW_MASK (0xf << 21)
  112. #define OMAP44XX_REG_T_WR_SHDW_SHIFT 17
  113. #define OMAP44XX_REG_T_WR_SHDW_MASK (0xf << 17)
  114. #define OMAP44XX_REG_T_RAS_SHDW_SHIFT 12
  115. #define OMAP44XX_REG_T_RAS_SHDW_MASK (0x1f << 12)
  116. #define OMAP44XX_REG_T_RC_SHDW_SHIFT 6
  117. #define OMAP44XX_REG_T_RC_SHDW_MASK (0x3f << 6)
  118. #define OMAP44XX_REG_T_RRD_SHDW_SHIFT 3
  119. #define OMAP44XX_REG_T_RRD_SHDW_MASK (0x7 << 3)
  120. #define OMAP44XX_REG_T_WTR_SHDW_SHIFT 0
  121. #define OMAP44XX_REG_T_WTR_SHDW_MASK (0x7 << 0)
  122. /* SDRAM_TIM_2 */
  123. #define OMAP44XX_REG_T_XP_SHIFT 28
  124. #define OMAP44XX_REG_T_XP_MASK (0x7 << 28)
  125. #define OMAP44XX_REG_T_ODT_SHIFT 25
  126. #define OMAP44XX_REG_T_ODT_MASK (0x7 << 25)
  127. #define OMAP44XX_REG_T_XSNR_SHIFT 16
  128. #define OMAP44XX_REG_T_XSNR_MASK (0x1ff << 16)
  129. #define OMAP44XX_REG_T_XSRD_SHIFT 6
  130. #define OMAP44XX_REG_T_XSRD_MASK (0x3ff << 6)
  131. #define OMAP44XX_REG_T_RTP_SHIFT 3
  132. #define OMAP44XX_REG_T_RTP_MASK (0x7 << 3)
  133. #define OMAP44XX_REG_T_CKE_SHIFT 0
  134. #define OMAP44XX_REG_T_CKE_MASK (0x7 << 0)
  135. /* SDRAM_TIM_2_SHDW */
  136. #define OMAP44XX_REG_T_XP_SHDW_SHIFT 28
  137. #define OMAP44XX_REG_T_XP_SHDW_MASK (0x7 << 28)
  138. #define OMAP44XX_REG_T_ODT_SHDW_SHIFT 25
  139. #define OMAP44XX_REG_T_ODT_SHDW_MASK (0x7 << 25)
  140. #define OMAP44XX_REG_T_XSNR_SHDW_SHIFT 16
  141. #define OMAP44XX_REG_T_XSNR_SHDW_MASK (0x1ff << 16)
  142. #define OMAP44XX_REG_T_XSRD_SHDW_SHIFT 6
  143. #define OMAP44XX_REG_T_XSRD_SHDW_MASK (0x3ff << 6)
  144. #define OMAP44XX_REG_T_RTP_SHDW_SHIFT 3
  145. #define OMAP44XX_REG_T_RTP_SHDW_MASK (0x7 << 3)
  146. #define OMAP44XX_REG_T_CKE_SHDW_SHIFT 0
  147. #define OMAP44XX_REG_T_CKE_SHDW_MASK (0x7 << 0)
  148. /* SDRAM_TIM_3 */
  149. #define OMAP44XX_REG_T_CKESR_SHIFT 21
  150. #define OMAP44XX_REG_T_CKESR_MASK (0x7 << 21)
  151. #define OMAP44XX_REG_ZQ_ZQCS_SHIFT 15
  152. #define OMAP44XX_REG_ZQ_ZQCS_MASK (0x3f << 15)
  153. #define OMAP44XX_REG_T_TDQSCKMAX_SHIFT 13
  154. #define OMAP44XX_REG_T_TDQSCKMAX_MASK (0x3 << 13)
  155. #define OMAP44XX_REG_T_RFC_SHIFT 4
  156. #define OMAP44XX_REG_T_RFC_MASK (0x1ff << 4)
  157. #define OMAP44XX_REG_T_RAS_MAX_SHIFT 0
  158. #define OMAP44XX_REG_T_RAS_MAX_MASK (0xf << 0)
  159. /* SDRAM_TIM_3_SHDW */
  160. #define OMAP44XX_REG_T_CKESR_SHDW_SHIFT 21
  161. #define OMAP44XX_REG_T_CKESR_SHDW_MASK (0x7 << 21)
  162. #define OMAP44XX_REG_ZQ_ZQCS_SHDW_SHIFT 15
  163. #define OMAP44XX_REG_ZQ_ZQCS_SHDW_MASK (0x3f << 15)
  164. #define OMAP44XX_REG_T_TDQSCKMAX_SHDW_SHIFT 13
  165. #define OMAP44XX_REG_T_TDQSCKMAX_SHDW_MASK (0x3 << 13)
  166. #define OMAP44XX_REG_T_RFC_SHDW_SHIFT 4
  167. #define OMAP44XX_REG_T_RFC_SHDW_MASK (0x1ff << 4)
  168. #define OMAP44XX_REG_T_RAS_MAX_SHDW_SHIFT 0
  169. #define OMAP44XX_REG_T_RAS_MAX_SHDW_MASK (0xf << 0)
  170. /* LPDDR2_NVM_TIM */
  171. #define OMAP44XX_REG_NVM_T_XP_SHIFT 28
  172. #define OMAP44XX_REG_NVM_T_XP_MASK (0x7 << 28)
  173. #define OMAP44XX_REG_NVM_T_WTR_SHIFT 24
  174. #define OMAP44XX_REG_NVM_T_WTR_MASK (0x7 << 24)
  175. #define OMAP44XX_REG_NVM_T_RP_SHIFT 20
  176. #define OMAP44XX_REG_NVM_T_RP_MASK (0xf << 20)
  177. #define OMAP44XX_REG_NVM_T_WRA_SHIFT 16
  178. #define OMAP44XX_REG_NVM_T_WRA_MASK (0xf << 16)
  179. #define OMAP44XX_REG_NVM_T_RRD_SHIFT 8
  180. #define OMAP44XX_REG_NVM_T_RRD_MASK (0xff << 8)
  181. #define OMAP44XX_REG_NVM_T_RCDMIN_SHIFT 0
  182. #define OMAP44XX_REG_NVM_T_RCDMIN_MASK (0xff << 0)
  183. /* LPDDR2_NVM_TIM_SHDW */
  184. #define OMAP44XX_REG_NVM_T_XP_SHDW_SHIFT 28
  185. #define OMAP44XX_REG_NVM_T_XP_SHDW_MASK (0x7 << 28)
  186. #define OMAP44XX_REG_NVM_T_WTR_SHDW_SHIFT 24
  187. #define OMAP44XX_REG_NVM_T_WTR_SHDW_MASK (0x7 << 24)
  188. #define OMAP44XX_REG_NVM_T_RP_SHDW_SHIFT 20
  189. #define OMAP44XX_REG_NVM_T_RP_SHDW_MASK (0xf << 20)
  190. #define OMAP44XX_REG_NVM_T_WRA_SHDW_SHIFT 16
  191. #define OMAP44XX_REG_NVM_T_WRA_SHDW_MASK (0xf << 16)
  192. #define OMAP44XX_REG_NVM_T_RRD_SHDW_SHIFT 8
  193. #define OMAP44XX_REG_NVM_T_RRD_SHDW_MASK (0xff << 8)
  194. #define OMAP44XX_REG_NVM_T_RCDMIN_SHDW_SHIFT 0
  195. #define OMAP44XX_REG_NVM_T_RCDMIN_SHDW_MASK (0xff << 0)
  196. /* PWR_MGMT_CTRL */
  197. #define OMAP44XX_REG_IDLEMODE_SHIFT 30
  198. #define OMAP44XX_REG_IDLEMODE_MASK (0x3 << 30)
  199. #define OMAP44XX_REG_PD_TIM_SHIFT 12
  200. #define OMAP44XX_REG_PD_TIM_MASK (0xf << 12)
  201. #define OMAP44XX_REG_DPD_EN_SHIFT 11
  202. #define OMAP44XX_REG_DPD_EN_MASK (1 << 11)
  203. #define OMAP44XX_REG_LP_MODE_SHIFT 8
  204. #define OMAP44XX_REG_LP_MODE_MASK (0x7 << 8)
  205. #define OMAP44XX_REG_SR_TIM_SHIFT 4
  206. #define OMAP44XX_REG_SR_TIM_MASK (0xf << 4)
  207. #define OMAP44XX_REG_CS_TIM_SHIFT 0
  208. #define OMAP44XX_REG_CS_TIM_MASK (0xf << 0)
  209. /* PWR_MGMT_CTRL_SHDW */
  210. #define OMAP44XX_REG_PD_TIM_SHDW_SHIFT 8
  211. #define OMAP44XX_REG_PD_TIM_SHDW_MASK (0xf << 8)
  212. #define OMAP44XX_REG_SR_TIM_SHDW_SHIFT 4
  213. #define OMAP44XX_REG_SR_TIM_SHDW_MASK (0xf << 4)
  214. #define OMAP44XX_REG_CS_TIM_SHDW_SHIFT 0
  215. #define OMAP44XX_REG_CS_TIM_SHDW_MASK (0xf << 0)
  216. /* LPDDR2_MODE_REG_DATA */
  217. #define OMAP44XX_REG_VALUE_0_SHIFT 0
  218. #define OMAP44XX_REG_VALUE_0_MASK (0x7f << 0)
  219. /* LPDDR2_MODE_REG_CFG */
  220. #define OMAP44XX_REG_CS_SHIFT 31
  221. #define OMAP44XX_REG_CS_MASK (1 << 31)
  222. #define OMAP44XX_REG_REFRESH_EN_SHIFT 30
  223. #define OMAP44XX_REG_REFRESH_EN_MASK (1 << 30)
  224. #define OMAP44XX_REG_ADDRESS_SHIFT 0
  225. #define OMAP44XX_REG_ADDRESS_MASK (0xff << 0)
  226. /* OCP_CONFIG */
  227. #define OMAP44XX_REG_SYS_THRESH_MAX_SHIFT 24
  228. #define OMAP44XX_REG_SYS_THRESH_MAX_MASK (0xf << 24)
  229. #define OMAP44XX_REG_LL_THRESH_MAX_SHIFT 16
  230. #define OMAP44XX_REG_LL_THRESH_MAX_MASK (0xf << 16)
  231. #define OMAP44XX_REG_PR_OLD_COUNT_SHIFT 0
  232. #define OMAP44XX_REG_PR_OLD_COUNT_MASK (0xff << 0)
  233. /* OCP_CFG_VAL_1 */
  234. #define OMAP44XX_REG_SYS_BUS_WIDTH_SHIFT 30
  235. #define OMAP44XX_REG_SYS_BUS_WIDTH_MASK (0x3 << 30)
  236. #define OMAP44XX_REG_LL_BUS_WIDTH_SHIFT 28
  237. #define OMAP44XX_REG_LL_BUS_WIDTH_MASK (0x3 << 28)
  238. #define OMAP44XX_REG_WR_FIFO_DEPTH_SHIFT 8
  239. #define OMAP44XX_REG_WR_FIFO_DEPTH_MASK (0xff << 8)
  240. #define OMAP44XX_REG_CMD_FIFO_DEPTH_SHIFT 0
  241. #define OMAP44XX_REG_CMD_FIFO_DEPTH_MASK (0xff << 0)
  242. /* OCP_CFG_VAL_2 */
  243. #define OMAP44XX_REG_RREG_FIFO_DEPTH_SHIFT 16
  244. #define OMAP44XX_REG_RREG_FIFO_DEPTH_MASK (0xff << 16)
  245. #define OMAP44XX_REG_RSD_FIFO_DEPTH_SHIFT 8
  246. #define OMAP44XX_REG_RSD_FIFO_DEPTH_MASK (0xff << 8)
  247. #define OMAP44XX_REG_RCMD_FIFO_DEPTH_SHIFT 0
  248. #define OMAP44XX_REG_RCMD_FIFO_DEPTH_MASK (0xff << 0)
  249. /* IODFT_TLGC */
  250. #define OMAP44XX_REG_TLEC_SHIFT 16
  251. #define OMAP44XX_REG_TLEC_MASK (0xffff << 16)
  252. #define OMAP44XX_REG_MT_SHIFT 14
  253. #define OMAP44XX_REG_MT_MASK (1 << 14)
  254. #define OMAP44XX_REG_ACT_CAP_EN_SHIFT 13
  255. #define OMAP44XX_REG_ACT_CAP_EN_MASK (1 << 13)
  256. #define OMAP44XX_REG_OPG_LD_SHIFT 12
  257. #define OMAP44XX_REG_OPG_LD_MASK (1 << 12)
  258. #define OMAP44XX_REG_RESET_PHY_SHIFT 10
  259. #define OMAP44XX_REG_RESET_PHY_MASK (1 << 10)
  260. #define OMAP44XX_REG_MMS_SHIFT 8
  261. #define OMAP44XX_REG_MMS_MASK (1 << 8)
  262. #define OMAP44XX_REG_MC_SHIFT 4
  263. #define OMAP44XX_REG_MC_MASK (0x3 << 4)
  264. #define OMAP44XX_REG_PC_SHIFT 1
  265. #define OMAP44XX_REG_PC_MASK (0x7 << 1)
  266. #define OMAP44XX_REG_TM_SHIFT 0
  267. #define OMAP44XX_REG_TM_MASK (1 << 0)
  268. /* IODFT_CTRL_MISR_RSLT */
  269. #define OMAP44XX_REG_DQM_TLMR_SHIFT 16
  270. #define OMAP44XX_REG_DQM_TLMR_MASK (0x3ff << 16)
  271. #define OMAP44XX_REG_CTL_TLMR_SHIFT 0
  272. #define OMAP44XX_REG_CTL_TLMR_MASK (0x7ff << 0)
  273. /* IODFT_ADDR_MISR_RSLT */
  274. #define OMAP44XX_REG_ADDR_TLMR_SHIFT 0
  275. #define OMAP44XX_REG_ADDR_TLMR_MASK (0x1fffff << 0)
  276. /* IODFT_DATA_MISR_RSLT_1 */
  277. #define OMAP44XX_REG_DATA_TLMR_31_0_SHIFT 0
  278. #define OMAP44XX_REG_DATA_TLMR_31_0_MASK (0xffffffff << 0)
  279. /* IODFT_DATA_MISR_RSLT_2 */
  280. #define OMAP44XX_REG_DATA_TLMR_63_32_SHIFT 0
  281. #define OMAP44XX_REG_DATA_TLMR_63_32_MASK (0xffffffff << 0)
  282. /* IODFT_DATA_MISR_RSLT_3 */
  283. #define OMAP44XX_REG_DATA_TLMR_66_64_SHIFT 0
  284. #define OMAP44XX_REG_DATA_TLMR_66_64_MASK (0x7 << 0)
  285. /* PERF_CNT_1 */
  286. #define OMAP44XX_REG_COUNTER1_SHIFT 0
  287. #define OMAP44XX_REG_COUNTER1_MASK (0xffffffff << 0)
  288. /* PERF_CNT_2 */
  289. #define OMAP44XX_REG_COUNTER2_SHIFT 0
  290. #define OMAP44XX_REG_COUNTER2_MASK (0xffffffff << 0)
  291. /* PERF_CNT_CFG */
  292. #define OMAP44XX_REG_CNTR2_MCONNID_EN_SHIFT 31
  293. #define OMAP44XX_REG_CNTR2_MCONNID_EN_MASK (1 << 31)
  294. #define OMAP44XX_REG_CNTR2_REGION_EN_SHIFT 30
  295. #define OMAP44XX_REG_CNTR2_REGION_EN_MASK (1 << 30)
  296. #define OMAP44XX_REG_CNTR2_CFG_SHIFT 16
  297. #define OMAP44XX_REG_CNTR2_CFG_MASK (0xf << 16)
  298. #define OMAP44XX_REG_CNTR1_MCONNID_EN_SHIFT 15
  299. #define OMAP44XX_REG_CNTR1_MCONNID_EN_MASK (1 << 15)
  300. #define OMAP44XX_REG_CNTR1_REGION_EN_SHIFT 14
  301. #define OMAP44XX_REG_CNTR1_REGION_EN_MASK (1 << 14)
  302. #define OMAP44XX_REG_CNTR1_CFG_SHIFT 0
  303. #define OMAP44XX_REG_CNTR1_CFG_MASK (0xf << 0)
  304. /* PERF_CNT_SEL */
  305. #define OMAP44XX_REG_MCONNID2_SHIFT 24
  306. #define OMAP44XX_REG_MCONNID2_MASK (0xff << 24)
  307. #define OMAP44XX_REG_REGION_SEL2_SHIFT 16
  308. #define OMAP44XX_REG_REGION_SEL2_MASK (0x3 << 16)
  309. #define OMAP44XX_REG_MCONNID1_SHIFT 8
  310. #define OMAP44XX_REG_MCONNID1_MASK (0xff << 8)
  311. #define OMAP44XX_REG_REGION_SEL1_SHIFT 0
  312. #define OMAP44XX_REG_REGION_SEL1_MASK (0x3 << 0)
  313. /* PERF_CNT_TIM */
  314. #define OMAP44XX_REG_TOTAL_TIME_SHIFT 0
  315. #define OMAP44XX_REG_TOTAL_TIME_MASK (0xffffffff << 0)
  316. /* READ_IDLE_CTRL */
  317. #define OMAP44XX_REG_READ_IDLE_LEN_SHIFT 16
  318. #define OMAP44XX_REG_READ_IDLE_LEN_MASK (0xf << 16)
  319. #define OMAP44XX_REG_READ_IDLE_INTERVAL_SHIFT 0
  320. #define OMAP44XX_REG_READ_IDLE_INTERVAL_MASK (0x1ff << 0)
  321. /* READ_IDLE_CTRL_SHDW */
  322. #define OMAP44XX_REG_READ_IDLE_LEN_SHDW_SHIFT 16
  323. #define OMAP44XX_REG_READ_IDLE_LEN_SHDW_MASK (0xf << 16)
  324. #define OMAP44XX_REG_READ_IDLE_INTERVAL_SHDW_SHIFT 0
  325. #define OMAP44XX_REG_READ_IDLE_INTERVAL_SHDW_MASK (0x1ff << 0)
  326. /* IRQ_EOI */
  327. #define OMAP44XX_REG_EOI_SHIFT 0
  328. #define OMAP44XX_REG_EOI_MASK (1 << 0)
  329. /* IRQSTATUS_RAW_SYS */
  330. #define OMAP44XX_REG_DNV_SYS_SHIFT 2
  331. #define OMAP44XX_REG_DNV_SYS_MASK (1 << 2)
  332. #define OMAP44XX_REG_TA_SYS_SHIFT 1
  333. #define OMAP44XX_REG_TA_SYS_MASK (1 << 1)
  334. #define OMAP44XX_REG_ERR_SYS_SHIFT 0
  335. #define OMAP44XX_REG_ERR_SYS_MASK (1 << 0)
  336. /* IRQSTATUS_RAW_LL */
  337. #define OMAP44XX_REG_DNV_LL_SHIFT 2
  338. #define OMAP44XX_REG_DNV_LL_MASK (1 << 2)
  339. #define OMAP44XX_REG_TA_LL_SHIFT 1
  340. #define OMAP44XX_REG_TA_LL_MASK (1 << 1)
  341. #define OMAP44XX_REG_ERR_LL_SHIFT 0
  342. #define OMAP44XX_REG_ERR_LL_MASK (1 << 0)
  343. /* IRQSTATUS_SYS */
  344. /* IRQSTATUS_LL */
  345. /* IRQENABLE_SET_SYS */
  346. #define OMAP44XX_REG_EN_DNV_SYS_SHIFT 2
  347. #define OMAP44XX_REG_EN_DNV_SYS_MASK (1 << 2)
  348. #define OMAP44XX_REG_EN_TA_SYS_SHIFT 1
  349. #define OMAP44XX_REG_EN_TA_SYS_MASK (1 << 1)
  350. #define OMAP44XX_REG_EN_ERR_SYS_SHIFT 0
  351. #define OMAP44XX_REG_EN_ERR_SYS_MASK (1 << 0)
  352. /* IRQENABLE_SET_LL */
  353. #define OMAP44XX_REG_EN_DNV_LL_SHIFT 2
  354. #define OMAP44XX_REG_EN_DNV_LL_MASK (1 << 2)
  355. #define OMAP44XX_REG_EN_TA_LL_SHIFT 1
  356. #define OMAP44XX_REG_EN_TA_LL_MASK (1 << 1)
  357. #define OMAP44XX_REG_EN_ERR_LL_SHIFT 0
  358. #define OMAP44XX_REG_EN_ERR_LL_MASK (1 << 0)
  359. /* IRQENABLE_CLR_SYS */
  360. /* IRQENABLE_CLR_LL */
  361. /* ZQ_CONFIG */
  362. #define OMAP44XX_REG_ZQ_CS1EN_SHIFT 31
  363. #define OMAP44XX_REG_ZQ_CS1EN_MASK (1 << 31)
  364. #define OMAP44XX_REG_ZQ_CS0EN_SHIFT 30
  365. #define OMAP44XX_REG_ZQ_CS0EN_MASK (1 << 30)
  366. #define OMAP44XX_REG_ZQ_DUALCALEN_SHIFT 29
  367. #define OMAP44XX_REG_ZQ_DUALCALEN_MASK (1 << 29)
  368. #define OMAP44XX_REG_ZQ_SFEXITEN_SHIFT 28
  369. #define OMAP44XX_REG_ZQ_SFEXITEN_MASK (1 << 28)
  370. #define OMAP44XX_REG_ZQ_ZQINIT_MULT_SHIFT 18
  371. #define OMAP44XX_REG_ZQ_ZQINIT_MULT_MASK (0x3 << 18)
  372. #define OMAP44XX_REG_ZQ_ZQCL_MULT_SHIFT 16
  373. #define OMAP44XX_REG_ZQ_ZQCL_MULT_MASK (0x3 << 16)
  374. #define OMAP44XX_REG_ZQ_REFINTERVAL_SHIFT 0
  375. #define OMAP44XX_REG_ZQ_REFINTERVAL_MASK (0xffff << 0)
  376. /* TEMP_ALERT_CONFIG */
  377. #define OMAP44XX_REG_TA_CS1EN_SHIFT 31
  378. #define OMAP44XX_REG_TA_CS1EN_MASK (1 << 31)
  379. #define OMAP44XX_REG_TA_CS0EN_SHIFT 30
  380. #define OMAP44XX_REG_TA_CS0EN_MASK (1 << 30)
  381. #define OMAP44XX_REG_TA_SFEXITEN_SHIFT 28
  382. #define OMAP44XX_REG_TA_SFEXITEN_MASK (1 << 28)
  383. #define OMAP44XX_REG_TA_DEVWDT_SHIFT 26
  384. #define OMAP44XX_REG_TA_DEVWDT_MASK (0x3 << 26)
  385. #define OMAP44XX_REG_TA_DEVCNT_SHIFT 24
  386. #define OMAP44XX_REG_TA_DEVCNT_MASK (0x3 << 24)
  387. #define OMAP44XX_REG_TA_REFINTERVAL_SHIFT 0
  388. #define OMAP44XX_REG_TA_REFINTERVAL_MASK (0x3fffff << 0)
  389. /* OCP_ERR_LOG */
  390. #define OMAP44XX_REG_MADDRSPACE_SHIFT 14
  391. #define OMAP44XX_REG_MADDRSPACE_MASK (0x3 << 14)
  392. #define OMAP44XX_REG_MBURSTSEQ_SHIFT 11
  393. #define OMAP44XX_REG_MBURSTSEQ_MASK (0x7 << 11)
  394. #define OMAP44XX_REG_MCMD_SHIFT 8
  395. #define OMAP44XX_REG_MCMD_MASK (0x7 << 8)
  396. #define OMAP44XX_REG_MCONNID_SHIFT 0
  397. #define OMAP44XX_REG_MCONNID_MASK (0xff << 0)
  398. /* DDR_PHY_CTRL_1 */
  399. #define OMAP44XX_REG_DDR_PHY_CTRL_1_SHIFT 4
  400. #define OMAP44XX_REG_DDR_PHY_CTRL_1_MASK (0xfffffff << 4)
  401. #define OMAP44XX_REG_READ_LATENCY_SHIFT 0
  402. #define OMAP44XX_REG_READ_LATENCY_MASK (0xf << 0)
  403. #define OMAP44XX_REG_DLL_SLAVE_DLY_CTRL_SHIFT 4
  404. #define OMAP44XX_REG_DLL_SLAVE_DLY_CTRL_MASK (0xFF << 4)
  405. #define OMAP44XX_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT 12
  406. #define OMAP44XX_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK (0xFFFFF << 12)
  407. /* DDR_PHY_CTRL_1_SHDW */
  408. #define OMAP44XX_REG_DDR_PHY_CTRL_1_SHDW_SHIFT 4
  409. #define OMAP44XX_REG_DDR_PHY_CTRL_1_SHDW_MASK (0xfffffff << 4)
  410. #define OMAP44XX_REG_READ_LATENCY_SHDW_SHIFT 0
  411. #define OMAP44XX_REG_READ_LATENCY_SHDW_MASK (0xf << 0)
  412. #define OMAP44XX_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT 4
  413. #define OMAP44XX_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK (0xFF << 4)
  414. #define OMAP44XX_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
  415. #define OMAP44XX_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK (0xFFFFF << 12)
  416. /* DDR_PHY_CTRL_2 */
  417. #define OMAP44XX_REG_DDR_PHY_CTRL_2_SHIFT 0
  418. #define OMAP44XX_REG_DDR_PHY_CTRL_2_MASK (0xffffffff << 0)
  419. /* DMM */
  420. #define OMAP44XX_DMM_LISA_MAP_BASE 0x4E000040
  421. /* DMM_LISA_MAP */
  422. #define OMAP44XX_SYS_ADDR_SHIFT 24
  423. #define OMAP44XX_SYS_ADDR_MASK (0xff << 24)
  424. #define OMAP44XX_SYS_SIZE_SHIFT 20
  425. #define OMAP44XX_SYS_SIZE_MASK (0x7 << 20)
  426. #define OMAP44XX_SDRC_INTL_SHIFT 18
  427. #define OMAP44XX_SDRC_INTL_MASK (0x3 << 18)
  428. #define OMAP44XX_SDRC_ADDRSPC_SHIFT 16
  429. #define OMAP44XX_SDRC_ADDRSPC_MASK (0x3 << 16)
  430. #define OMAP44XX_SDRC_MAP_SHIFT 8
  431. #define OMAP44XX_SDRC_MAP_MASK (0x3 << 8)
  432. #define OMAP44XX_SDRC_ADDR_SHIFT 0
  433. #define OMAP44XX_SDRC_ADDR_MASK (0xff << 0)
  434. /* DMM_LISA_MAP fields */
  435. #define DMM_SDRC_MAP_UNMAPPED 0
  436. #define DMM_SDRC_MAP_EMIF1_ONLY 1
  437. #define DMM_SDRC_MAP_EMIF2_ONLY 2
  438. #define DMM_SDRC_MAP_EMIF1_AND_EMIF2 3
  439. #define DMM_SDRC_INTL_NONE 0
  440. #define DMM_SDRC_INTL_128B 1
  441. #define DMM_SDRC_INTL_256B 2
  442. #define DMM_SDRC_INTL_512 3
  443. #define DMM_SDRC_ADDR_SPC_SDRAM 0
  444. #define DMM_SDRC_ADDR_SPC_NVM 1
  445. #define DMM_SDRC_ADDR_SPC_INVALID 2
  446. #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL (\
  447. (DMM_SDRC_MAP_EMIF1_AND_EMIF2 << OMAP44XX_SDRC_MAP_SHIFT) |\
  448. (DMM_SDRC_ADDR_SPC_SDRAM << OMAP44XX_SDRC_ADDRSPC_SHIFT) |\
  449. (DMM_SDRC_INTL_128B << OMAP44XX_SDRC_INTL_SHIFT) |\
  450. (CONFIG_SYS_SDRAM_BASE << OMAP44XX_SYS_ADDR_SHIFT))
  451. #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL (\
  452. (DMM_SDRC_MAP_EMIF1_ONLY << OMAP44XX_SDRC_MAP_SHIFT)|\
  453. (DMM_SDRC_ADDR_SPC_SDRAM << OMAP44XX_SDRC_ADDRSPC_SHIFT)|\
  454. (DMM_SDRC_INTL_NONE << OMAP44XX_SDRC_INTL_SHIFT))
  455. #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL (\
  456. (DMM_SDRC_MAP_EMIF2_ONLY << OMAP44XX_SDRC_MAP_SHIFT)|\
  457. (DMM_SDRC_ADDR_SPC_SDRAM << OMAP44XX_SDRC_ADDRSPC_SHIFT)|\
  458. (DMM_SDRC_INTL_NONE << OMAP44XX_SDRC_INTL_SHIFT))
  459. /* Trap for invalid TILER PAT entries */
  460. #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP (\
  461. (0 << OMAP44XX_SDRC_ADDR_SHIFT) |\
  462. (DMM_SDRC_MAP_EMIF1_ONLY << OMAP44XX_SDRC_MAP_SHIFT)|\
  463. (DMM_SDRC_ADDR_SPC_INVALID << OMAP44XX_SDRC_ADDRSPC_SHIFT)|\
  464. (DMM_SDRC_INTL_NONE << OMAP44XX_SDRC_INTL_SHIFT)|\
  465. (0xFF << OMAP44XX_SYS_ADDR_SHIFT))
  466. /* Reg mapping structure */
  467. struct emif_reg_struct {
  468. u32 emif_mod_id_rev;
  469. u32 emif_status;
  470. u32 emif_sdram_config;
  471. u32 emif_lpddr2_nvm_config;
  472. u32 emif_sdram_ref_ctrl;
  473. u32 emif_sdram_ref_ctrl_shdw;
  474. u32 emif_sdram_tim_1;
  475. u32 emif_sdram_tim_1_shdw;
  476. u32 emif_sdram_tim_2;
  477. u32 emif_sdram_tim_2_shdw;
  478. u32 emif_sdram_tim_3;
  479. u32 emif_sdram_tim_3_shdw;
  480. u32 emif_lpddr2_nvm_tim;
  481. u32 emif_lpddr2_nvm_tim_shdw;
  482. u32 emif_pwr_mgmt_ctrl;
  483. u32 emif_pwr_mgmt_ctrl_shdw;
  484. u32 emif_lpddr2_mode_reg_data;
  485. u32 padding1[1];
  486. u32 emif_lpddr2_mode_reg_data_es2;
  487. u32 padding11[1];
  488. u32 emif_lpddr2_mode_reg_cfg;
  489. u32 emif_l3_config;
  490. u32 emif_l3_cfg_val_1;
  491. u32 emif_l3_cfg_val_2;
  492. u32 emif_iodft_tlgc;
  493. u32 padding2[7];
  494. u32 emif_perf_cnt_1;
  495. u32 emif_perf_cnt_2;
  496. u32 emif_perf_cnt_cfg;
  497. u32 emif_perf_cnt_sel;
  498. u32 emif_perf_cnt_tim;
  499. u32 padding3;
  500. u32 emif_read_idlectrl;
  501. u32 emif_read_idlectrl_shdw;
  502. u32 padding4;
  503. u32 emif_irqstatus_raw_sys;
  504. u32 emif_irqstatus_raw_ll;
  505. u32 emif_irqstatus_sys;
  506. u32 emif_irqstatus_ll;
  507. u32 emif_irqenable_set_sys;
  508. u32 emif_irqenable_set_ll;
  509. u32 emif_irqenable_clr_sys;
  510. u32 emif_irqenable_clr_ll;
  511. u32 padding5;
  512. u32 emif_zq_config;
  513. u32 emif_temp_alert_config;
  514. u32 emif_l3_err_log;
  515. u32 padding6[4];
  516. u32 emif_ddr_phy_ctrl_1;
  517. u32 emif_ddr_phy_ctrl_1_shdw;
  518. u32 emif_ddr_phy_ctrl_2;
  519. };
  520. struct dmm_lisa_map_regs {
  521. u32 dmm_lisa_map_0;
  522. u32 dmm_lisa_map_1;
  523. u32 dmm_lisa_map_2;
  524. u32 dmm_lisa_map_3;
  525. };
  526. struct control_lpddr2io_regs {
  527. u32 control_lpddr2io1_0;
  528. u32 control_lpddr2io1_1;
  529. u32 control_lpddr2io1_2;
  530. u32 control_lpddr2io1_3;
  531. u32 control_lpddr2io2_0;
  532. u32 control_lpddr2io2_1;
  533. u32 control_lpddr2io2_2;
  534. u32 control_lpddr2io2_3;
  535. };
  536. #define CS0 0
  537. #define CS1 1
  538. /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
  539. #define MAX_LPDDR2_FREQ 400000000 /* 400 MHz */
  540. /*
  541. * The period of DDR clk is represented as numerator and denominator for
  542. * better accuracy in integer based calculations. However, if the numerator
  543. * and denominator are very huge there may be chances of overflow in
  544. * calculations. So, as a trade-off keep denominator(and consequently
  545. * numerator) within a limit sacrificing some accuracy - but not much
  546. * If denominator and numerator are already small (such as at 400 MHz)
  547. * no adjustment is needed
  548. */
  549. #define EMIF_PERIOD_DEN_LIMIT 1000
  550. /*
  551. * Maximum number of different frequencies supported by EMIF driver
  552. * Determines the number of entries in the pointer array for register
  553. * cache
  554. */
  555. #define EMIF_MAX_NUM_FREQUENCIES 6
  556. /*
  557. * Indices into the Addressing Table array.
  558. * One entry each for all the different types of devices with different
  559. * addressing schemes
  560. */
  561. #define ADDR_TABLE_INDEX64M 0
  562. #define ADDR_TABLE_INDEX128M 1
  563. #define ADDR_TABLE_INDEX256M 2
  564. #define ADDR_TABLE_INDEX512M 3
  565. #define ADDR_TABLE_INDEX1GS4 4
  566. #define ADDR_TABLE_INDEX2GS4 5
  567. #define ADDR_TABLE_INDEX4G 6
  568. #define ADDR_TABLE_INDEX8G 7
  569. #define ADDR_TABLE_INDEX1GS2 8
  570. #define ADDR_TABLE_INDEX2GS2 9
  571. #define ADDR_TABLE_INDEXMAX 10
  572. /* Number of Row bits */
  573. #define ROW_9 0
  574. #define ROW_10 1
  575. #define ROW_11 2
  576. #define ROW_12 3
  577. #define ROW_13 4
  578. #define ROW_14 5
  579. #define ROW_15 6
  580. #define ROW_16 7
  581. /* Number of Column bits */
  582. #define COL_8 0
  583. #define COL_9 1
  584. #define COL_10 2
  585. #define COL_11 3
  586. #define COL_7 4 /*Not supported by OMAP included for completeness */
  587. /* Number of Banks*/
  588. #define BANKS1 0
  589. #define BANKS2 1
  590. #define BANKS4 2
  591. #define BANKS8 3
  592. /* Refresh rate in micro seconds x 10 */
  593. #define T_REFI_15_6 156
  594. #define T_REFI_7_8 78
  595. #define T_REFI_3_9 39
  596. #define EBANK_CS1_DIS 0
  597. #define EBANK_CS1_EN 1
  598. /* Read Latency used by the device at reset */
  599. #define RL_BOOT 3
  600. /* Read Latency for the highest frequency you want to use */
  601. #define RL_FINAL 6
  602. /* Interleaving policies at EMIF level- between banks and Chip Selects */
  603. #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 0
  604. #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING 3
  605. /*
  606. * Interleaving policy to be used
  607. * Currently set to MAX interleaving for better performance
  608. */
  609. #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
  610. /* State of the core voltage:
  611. * This is important for some parameters such as read idle control and
  612. * ZQ calibration timings. Timings are much stricter when voltage ramp
  613. * is happening compared to when the voltage is stable.
  614. * We need to calculate two sets of values for these parameters and use
  615. * them accordingly
  616. */
  617. #define LPDDR2_VOLTAGE_STABLE 0
  618. #define LPDDR2_VOLTAGE_RAMPING 1
  619. /* Length of the forced read idle period in terms of cycles */
  620. #define EMIF_REG_READ_IDLE_LEN_VAL 5
  621. /* Interval between forced 'read idles' */
  622. /* To be used when voltage is changed for DPS/DVFS - 1us */
  623. #define READ_IDLE_INTERVAL_DVFS (1*1000)
  624. /*
  625. * To be used when voltage is not scaled except by Smart Reflex
  626. * 50us - or maximum value will do
  627. */
  628. #define READ_IDLE_INTERVAL_NORMAL (50*1000)
  629. /*
  630. * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
  631. * be enough. This shoule be enough also in the case when voltage is changing
  632. * due to smart-reflex.
  633. */
  634. #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US (50*1000)
  635. /*
  636. * If voltage is changing due to DVFS ZQCS should be performed more
  637. * often(every 50us)
  638. */
  639. #define EMIF_ZQCS_INTERVAL_DVFS_IN_US 50
  640. /* The interval between ZQCL commands as a multiple of ZQCS interval */
  641. #define REG_ZQ_ZQCL_MULT 4
  642. /* The interval between ZQINIT commands as a multiple of ZQCL interval */
  643. #define REG_ZQ_ZQINIT_MULT 3
  644. /* Enable ZQ Calibration on exiting Self-refresh */
  645. #define REG_ZQ_SFEXITEN_ENABLE 1
  646. /*
  647. * ZQ Calibration simultaneously on both chip-selects:
  648. * Needs one calibration resistor per CS
  649. * None of the boards that we know of have this capability
  650. * So disabled by default
  651. */
  652. #define REG_ZQ_DUALCALEN_DISABLE 0
  653. /*
  654. * Enable ZQ Calibration by default on CS0. If we are asked to program
  655. * the EMIF there will be something connected to CS0 for sure
  656. */
  657. #define REG_ZQ_CS0EN_ENABLE 1
  658. /* EMIF_PWR_MGMT_CTRL register */
  659. /* Low power modes */
  660. #define LP_MODE_DISABLE 0
  661. #define LP_MODE_CLOCK_STOP 1
  662. #define LP_MODE_SELF_REFRESH 2
  663. #define LP_MODE_PWR_DN 3
  664. /* REG_DPD_EN */
  665. #define DPD_DISABLE 0
  666. #define DPD_ENABLE 1
  667. /* Maximum delay before Low Power Modes */
  668. #define REG_CS_TIM 0xF
  669. #define REG_SR_TIM 0xF
  670. #define REG_PD_TIM 0xF
  671. /* EMIF_PWR_MGMT_CTRL register */
  672. #define EMIF_PWR_MGMT_CTRL (\
  673. ((REG_CS_TIM << OMAP44XX_REG_CS_TIM_SHIFT) & OMAP44XX_REG_CS_TIM_MASK)|\
  674. ((REG_SR_TIM << OMAP44XX_REG_SR_TIM_SHIFT) & OMAP44XX_REG_SR_TIM_MASK)|\
  675. ((REG_PD_TIM << OMAP44XX_REG_PD_TIM_SHIFT) & OMAP44XX_REG_PD_TIM_MASK)|\
  676. ((REG_PD_TIM << OMAP44XX_REG_PD_TIM_SHIFT) & OMAP44XX_REG_PD_TIM_MASK)|\
  677. ((LP_MODE_DISABLE << OMAP44XX_REG_LP_MODE_SHIFT)\
  678. & OMAP44XX_REG_LP_MODE_MASK) |\
  679. ((DPD_DISABLE << OMAP44XX_REG_DPD_EN_SHIFT)\
  680. & OMAP44XX_REG_DPD_EN_MASK))\
  681. #define EMIF_PWR_MGMT_CTRL_SHDW (\
  682. ((REG_CS_TIM << OMAP44XX_REG_CS_TIM_SHDW_SHIFT)\
  683. & OMAP44XX_REG_CS_TIM_SHDW_MASK) |\
  684. ((REG_SR_TIM << OMAP44XX_REG_SR_TIM_SHDW_SHIFT)\
  685. & OMAP44XX_REG_SR_TIM_SHDW_MASK) |\
  686. ((REG_PD_TIM << OMAP44XX_REG_PD_TIM_SHDW_SHIFT)\
  687. & OMAP44XX_REG_PD_TIM_SHDW_MASK) |\
  688. ((REG_PD_TIM << OMAP44XX_REG_PD_TIM_SHDW_SHIFT)\
  689. & OMAP44XX_REG_PD_TIM_SHDW_MASK))
  690. /* EMIF_L3_CONFIG register value for ES1*/
  691. #define EMIF_L3_CONFIG_VAL_SYS_THRESH_0A_LL_THRESH_00 0x0A0000FF
  692. /*
  693. * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
  694. * All these fields have magic values dependent on frequency and
  695. * determined by PHY and DLL integration with EMIF. Setting the magic
  696. * values suggested by hw team.
  697. */
  698. #define EMIF_DDR_PHY_CTRL_1_BASE_VAL 0x049FF
  699. #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ 0x41
  700. #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ 0x80
  701. #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS 0xFF
  702. /*
  703. * MR1 value:
  704. * Burst length : 8
  705. * Burst type : sequential
  706. * Wrap : enabled
  707. * nWR : 3(default). EMIF does not do pre-charge.
  708. * : So nWR is don't care
  709. */
  710. #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3 0x23
  711. /* MR2 */
  712. #define MR2_RL3_WL1 1
  713. #define MR2_RL4_WL2 2
  714. #define MR2_RL5_WL2 3
  715. #define MR2_RL6_WL3 4
  716. /* MR10: ZQ calibration codes */
  717. #define MR10_ZQ_ZQCS 0x56
  718. #define MR10_ZQ_ZQCL 0xAB
  719. #define MR10_ZQ_ZQINIT 0xFF
  720. #define MR10_ZQ_ZQRESET 0xC3
  721. /* TEMP_ALERT_CONFIG */
  722. #define TEMP_ALERT_POLL_INTERVAL_MS 360 /* for temp gradient - 5 C/s */
  723. #define TEMP_ALERT_CONFIG_DEVCT_1 0
  724. #define TEMP_ALERT_CONFIG_DEVWDT_32 2
  725. /* MR16 value: refresh full array(no partial array self refresh) */
  726. #define MR16_REF_FULL_ARRAY 0
  727. /* LPDDR2 IO regs */
  728. #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
  729. #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
  730. /* CONTROL_EFUSE_2 */
  731. #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
  732. /*
  733. * Maximum number of entries we keep in our array of timing tables
  734. * We need not keep all the speed bins supported by the device
  735. * We need to keep timing tables for only the speed bins that we
  736. * are interested in
  737. */
  738. #define MAX_NUM_SPEEDBINS 4
  739. /* LPDDR2 Densities */
  740. #define LPDDR2_DENSITY_64Mb 0
  741. #define LPDDR2_DENSITY_128Mb 1
  742. #define LPDDR2_DENSITY_256Mb 2
  743. #define LPDDR2_DENSITY_512Mb 3
  744. #define LPDDR2_DENSITY_1Gb 4
  745. #define LPDDR2_DENSITY_2Gb 5
  746. #define LPDDR2_DENSITY_4Gb 6
  747. #define LPDDR2_DENSITY_8Gb 7
  748. #define LPDDR2_DENSITY_16Gb 8
  749. #define LPDDR2_DENSITY_32Gb 9
  750. /* LPDDR2 type */
  751. #define LPDDR2_TYPE_S4 0
  752. #define LPDDR2_TYPE_S2 1
  753. #define LPDDR2_TYPE_NVM 2
  754. /* LPDDR2 IO width */
  755. #define LPDDR2_IO_WIDTH_32 0
  756. #define LPDDR2_IO_WIDTH_16 1
  757. #define LPDDR2_IO_WIDTH_8 2
  758. /* Mode register numbers */
  759. #define LPDDR2_MR0 0
  760. #define LPDDR2_MR1 1
  761. #define LPDDR2_MR2 2
  762. #define LPDDR2_MR3 3
  763. #define LPDDR2_MR4 4
  764. #define LPDDR2_MR5 5
  765. #define LPDDR2_MR6 6
  766. #define LPDDR2_MR7 7
  767. #define LPDDR2_MR8 8
  768. #define LPDDR2_MR9 9
  769. #define LPDDR2_MR10 10
  770. #define LPDDR2_MR11 11
  771. #define LPDDR2_MR16 16
  772. #define LPDDR2_MR17 17
  773. #define LPDDR2_MR18 18
  774. /* MR0 */
  775. #define LPDDR2_MR0_DAI_SHIFT 0
  776. #define LPDDR2_MR0_DAI_MASK 1
  777. #define LPDDR2_MR0_DI_SHIFT 1
  778. #define LPDDR2_MR0_DI_MASK (1 << 1)
  779. #define LPDDR2_MR0_DNVI_SHIFT 2
  780. #define LPDDR2_MR0_DNVI_MASK (1 << 2)
  781. /* MR4 */
  782. #define MR4_SDRAM_REF_RATE_SHIFT 0
  783. #define MR4_SDRAM_REF_RATE_MASK 7
  784. #define MR4_TUF_SHIFT 7
  785. #define MR4_TUF_MASK (1 << 7)
  786. /* MR4 SDRAM Refresh Rate field values */
  787. #define SDRAM_TEMP_LESS_LOW_SHUTDOWN 0x0
  788. #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS 0x1
  789. #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS 0x2
  790. #define SDRAM_TEMP_NOMINAL 0x3
  791. #define SDRAM_TEMP_RESERVED_4 0x4
  792. #define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5
  793. #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6
  794. #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7
  795. #define LPDDR2_MANUFACTURER_SAMSUNG 1
  796. #define LPDDR2_MANUFACTURER_QIMONDA 2
  797. #define LPDDR2_MANUFACTURER_ELPIDA 3
  798. #define LPDDR2_MANUFACTURER_ETRON 4
  799. #define LPDDR2_MANUFACTURER_NANYA 5
  800. #define LPDDR2_MANUFACTURER_HYNIX 6
  801. #define LPDDR2_MANUFACTURER_MOSEL 7
  802. #define LPDDR2_MANUFACTURER_WINBOND 8
  803. #define LPDDR2_MANUFACTURER_ESMT 9
  804. #define LPDDR2_MANUFACTURER_SPANSION 11
  805. #define LPDDR2_MANUFACTURER_SST 12
  806. #define LPDDR2_MANUFACTURER_ZMOS 13
  807. #define LPDDR2_MANUFACTURER_INTEL 14
  808. #define LPDDR2_MANUFACTURER_NUMONYX 254
  809. #define LPDDR2_MANUFACTURER_MICRON 255
  810. /* MR8 register fields */
  811. #define MR8_TYPE_SHIFT 0x0
  812. #define MR8_TYPE_MASK 0x3
  813. #define MR8_DENSITY_SHIFT 0x2
  814. #define MR8_DENSITY_MASK (0xF << 0x2)
  815. #define MR8_IO_WIDTH_SHIFT 0x6
  816. #define MR8_IO_WIDTH_MASK (0x3 << 0x6)
  817. struct lpddr2_addressing {
  818. u8 num_banks;
  819. u8 t_REFI_us_x10;
  820. u8 row_sz[2]; /* One entry each for x32 and x16 */
  821. u8 col_sz[2]; /* One entry each for x32 and x16 */
  822. };
  823. /* Structure for timings from the DDR datasheet */
  824. struct lpddr2_ac_timings {
  825. u32 max_freq;
  826. u8 RL;
  827. u8 tRPab;
  828. u8 tRCD;
  829. u8 tWR;
  830. u8 tRASmin;
  831. u8 tRRD;
  832. u8 tWTRx2;
  833. u8 tXSR;
  834. u8 tXPx2;
  835. u8 tRFCab;
  836. u8 tRTPx2;
  837. u8 tCKE;
  838. u8 tCKESR;
  839. u8 tZQCS;
  840. u32 tZQCL;
  841. u32 tZQINIT;
  842. u8 tDQSCKMAXx2;
  843. u8 tRASmax;
  844. u8 tFAW;
  845. };
  846. /*
  847. * Min tCK values for some of the parameters:
  848. * If the calculated clock cycles for the respective parameter is
  849. * less than the corresponding min tCK value, we need to set the min
  850. * tCK value. This may happen at lower frequencies.
  851. */
  852. struct lpddr2_min_tck {
  853. u32 tRL;
  854. u32 tRP_AB;
  855. u32 tRCD;
  856. u32 tWR;
  857. u32 tRAS_MIN;
  858. u32 tRRD;
  859. u32 tWTR;
  860. u32 tXP;
  861. u32 tRTP;
  862. u8 tCKE;
  863. u32 tCKESR;
  864. u32 tFAW;
  865. };
  866. struct lpddr2_device_details {
  867. u8 type;
  868. u8 density;
  869. u8 io_width;
  870. u8 manufacturer;
  871. };
  872. struct lpddr2_device_timings {
  873. const struct lpddr2_ac_timings **ac_timings;
  874. const struct lpddr2_min_tck *min_tck;
  875. };
  876. /* Details of the devices connected to each chip-select of an EMIF instance */
  877. struct emif_device_details {
  878. const struct lpddr2_device_details *cs0_device_details;
  879. const struct lpddr2_device_details *cs1_device_details;
  880. const struct lpddr2_device_timings *cs0_device_timings;
  881. const struct lpddr2_device_timings *cs1_device_timings;
  882. };
  883. /*
  884. * Structure containing shadow of important registers in EMIF
  885. * The calculation function fills in this structure to be later used for
  886. * initialization and DVFS
  887. */
  888. struct emif_regs {
  889. u32 freq;
  890. u32 sdram_config_init;
  891. u32 sdram_config;
  892. u32 ref_ctrl;
  893. u32 sdram_tim1;
  894. u32 sdram_tim2;
  895. u32 sdram_tim3;
  896. u32 read_idle_ctrl;
  897. u32 zq_config;
  898. u32 temp_alert_config;
  899. u32 emif_ddr_phy_ctlr_1_init;
  900. u32 emif_ddr_phy_ctlr_1;
  901. };
  902. /* assert macros */
  903. #if defined(DEBUG)
  904. #define emif_assert(c) ({ if (!(c)) for (;;); })
  905. #else
  906. #define emif_assert(c) ({ if (0) hang(); })
  907. #endif
  908. #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  909. void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
  910. void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
  911. #else
  912. void emif_get_device_details(u32 emif_nr,
  913. struct lpddr2_device_details *cs0_device_details,
  914. struct lpddr2_device_details *cs1_device_details);
  915. void emif_get_device_timings(u32 emif_nr,
  916. const struct lpddr2_device_timings **cs0_device_timings,
  917. const struct lpddr2_device_timings **cs1_device_timings);
  918. #endif
  919. #endif