greth.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /* Gaisler.com GRETH 10/100/1000 Ethernet MAC driver
  2. *
  3. * Driver use polling mode (no Interrupt)
  4. *
  5. * (C) Copyright 2007
  6. * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <command.h>
  28. #include <net.h>
  29. #include <netdev.h>
  30. #include <malloc.h>
  31. #include <asm/processor.h>
  32. #include <ambapp.h>
  33. #include <asm/leon.h>
  34. /* #define DEBUG */
  35. #include "greth.h"
  36. /* Default to 3s timeout on autonegotiation */
  37. #ifndef GRETH_PHY_TIMEOUT_MS
  38. #define GRETH_PHY_TIMEOUT_MS 3000
  39. #endif
  40. /* ByPass Cache when reading regs */
  41. #define GRETH_REGLOAD(addr) SPARC_NOCACHE_READ(addr)
  42. /* Write-through cache ==> no bypassing needed on writes */
  43. #define GRETH_REGSAVE(addr,data) (*(unsigned int *)(addr) = (data))
  44. #define GRETH_REGORIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)|data)
  45. #define GRETH_REGANDIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)&data)
  46. #define GRETH_RXBD_CNT 4
  47. #define GRETH_TXBD_CNT 1
  48. #define GRETH_RXBUF_SIZE 1540
  49. #define GRETH_BUF_ALIGN 4
  50. #define GRETH_RXBUF_EFF_SIZE \
  51. ( (GRETH_RXBUF_SIZE&~(GRETH_BUF_ALIGN-1))+GRETH_BUF_ALIGN )
  52. typedef struct {
  53. greth_regs *regs;
  54. int irq;
  55. struct eth_device *dev;
  56. /* Hardware info */
  57. unsigned char phyaddr;
  58. int gbit_mac;
  59. /* Current operating Mode */
  60. int gb; /* GigaBit */
  61. int fd; /* Full Duplex */
  62. int sp; /* 10/100Mbps speed (1=100,0=10) */
  63. int auto_neg; /* Auto negotiate done */
  64. unsigned char hwaddr[6]; /* MAC Address */
  65. /* Descriptors */
  66. greth_bd *rxbd_base, *rxbd_max;
  67. greth_bd *txbd_base, *txbd_max;
  68. greth_bd *rxbd_curr;
  69. /* rx buffers in rx descriptors */
  70. void *rxbuf_base; /* (GRETH_RXBUF_SIZE+ALIGNBYTES) * GRETH_RXBD_CNT */
  71. /* unused for gbit_mac, temp buffer for sending packets with unligned
  72. * start.
  73. * Pointer to packet allocated with malloc.
  74. */
  75. void *txbuf;
  76. struct {
  77. /* rx status */
  78. unsigned int rx_packets,
  79. rx_crc_errors, rx_frame_errors, rx_length_errors, rx_errors;
  80. /* tx stats */
  81. unsigned int tx_packets,
  82. tx_latecol_errors,
  83. tx_underrun_errors, tx_limit_errors, tx_errors;
  84. } stats;
  85. } greth_priv;
  86. /* Read MII register 'addr' from core 'regs' */
  87. static int read_mii(int addr, volatile greth_regs * regs)
  88. {
  89. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  90. }
  91. GRETH_REGSAVE(&regs->mdio, (0 << 11) | ((addr & 0x1F) << 6) | 2);
  92. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  93. }
  94. if (!(GRETH_REGLOAD(&regs->mdio) & GRETH_MII_NVALID)) {
  95. return (GRETH_REGLOAD(&regs->mdio) >> 16) & 0xFFFF;
  96. } else {
  97. return -1;
  98. }
  99. }
  100. static void write_mii(int addr, int data, volatile greth_regs * regs)
  101. {
  102. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  103. }
  104. GRETH_REGSAVE(&regs->mdio,
  105. ((data & 0xFFFF) << 16) | (0 << 11) | ((addr & 0x1F) << 6)
  106. | 1);
  107. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  108. }
  109. }
  110. /* init/start hardware and allocate descriptor buffers for rx side
  111. *
  112. */
  113. int greth_init(struct eth_device *dev, bd_t * bis)
  114. {
  115. int i;
  116. greth_priv *greth = dev->priv;
  117. greth_regs *regs = greth->regs;
  118. #ifdef DEBUG
  119. printf("greth_init\n");
  120. #endif
  121. GRETH_REGSAVE(&regs->control, 0);
  122. if (!greth->rxbd_base) {
  123. /* allocate descriptors */
  124. greth->rxbd_base = (greth_bd *)
  125. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  126. greth->txbd_base = (greth_bd *)
  127. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  128. /* allocate buffers to all descriptors */
  129. greth->rxbuf_base =
  130. malloc(GRETH_RXBUF_EFF_SIZE * GRETH_RXBD_CNT);
  131. }
  132. /* initate rx decriptors */
  133. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  134. greth->rxbd_base[i].addr = (unsigned int)
  135. greth->rxbuf_base + (GRETH_RXBUF_EFF_SIZE * i);
  136. /* enable desciptor & set wrap bit if last descriptor */
  137. if (i >= (GRETH_RXBD_CNT - 1)) {
  138. greth->rxbd_base[i].stat = GRETH_BD_EN | GRETH_BD_WR;
  139. } else {
  140. greth->rxbd_base[i].stat = GRETH_BD_EN;
  141. }
  142. }
  143. /* initiate indexes */
  144. greth->rxbd_curr = greth->rxbd_base;
  145. greth->rxbd_max = greth->rxbd_base + (GRETH_RXBD_CNT - 1);
  146. greth->txbd_max = greth->txbd_base + (GRETH_TXBD_CNT - 1);
  147. /*
  148. * greth->txbd_base->addr = 0;
  149. * greth->txbd_base->stat = GRETH_BD_WR;
  150. */
  151. /* initate tx decriptors */
  152. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  153. greth->txbd_base[i].addr = 0;
  154. /* enable desciptor & set wrap bit if last descriptor */
  155. if (i >= (GRETH_RXBD_CNT - 1)) {
  156. greth->txbd_base[i].stat = GRETH_BD_WR;
  157. } else {
  158. greth->txbd_base[i].stat = 0;
  159. }
  160. }
  161. /**** SET HARDWARE REGS ****/
  162. /* Set pointer to tx/rx descriptor areas */
  163. GRETH_REGSAVE(&regs->rx_desc_p, (unsigned int)&greth->rxbd_base[0]);
  164. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)&greth->txbd_base[0]);
  165. /* Enable Transmitter, GRETH will now scan descriptors for packets
  166. * to transmitt */
  167. #ifdef DEBUG
  168. printf("greth_init: enabling receiver\n");
  169. #endif
  170. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  171. return 0;
  172. }
  173. /* Initiate PHY to a relevant speed
  174. * return:
  175. * - 0 = success
  176. * - 1 = timeout/fail
  177. */
  178. int greth_init_phy(greth_priv * dev, bd_t * bis)
  179. {
  180. greth_regs *regs = dev->regs;
  181. int tmp, tmp1, tmp2, i;
  182. unsigned int start, timeout;
  183. /* X msecs to ticks */
  184. timeout = usec2ticks(GRETH_PHY_TIMEOUT_MS * 1000);
  185. /* Get system timer0 current value
  186. * Total timeout is 5s
  187. */
  188. start = get_timer(0);
  189. /* get phy control register default values */
  190. while ((tmp = read_mii(0, regs)) & 0x8000) {
  191. if (get_timer(start) > timeout)
  192. return 1; /* Fail */
  193. }
  194. /* reset PHY and wait for completion */
  195. write_mii(0, 0x8000 | tmp, regs);
  196. while (((tmp = read_mii(0, regs))) & 0x8000) {
  197. if (get_timer(start) > timeout)
  198. return 1; /* Fail */
  199. }
  200. /* Check if PHY is autoneg capable and then determine operating
  201. * mode, otherwise force it to 10 Mbit halfduplex
  202. */
  203. dev->gb = 0;
  204. dev->fd = 0;
  205. dev->sp = 0;
  206. dev->auto_neg = 0;
  207. if (!((tmp >> 12) & 1)) {
  208. write_mii(0, 0, regs);
  209. } else {
  210. /* wait for auto negotiation to complete and then check operating mode */
  211. dev->auto_neg = 1;
  212. i = 0;
  213. while (!(((tmp = read_mii(1, regs)) >> 5) & 1)) {
  214. if (get_timer(start) > timeout) {
  215. printf("Auto negotiation timed out. "
  216. "Selecting default config\n");
  217. tmp = read_mii(0, regs);
  218. dev->gb = ((tmp >> 6) & 1)
  219. && !((tmp >> 13) & 1);
  220. dev->sp = !((tmp >> 6) & 1)
  221. && ((tmp >> 13) & 1);
  222. dev->fd = (tmp >> 8) & 1;
  223. goto auto_neg_done;
  224. }
  225. }
  226. if ((tmp >> 8) & 1) {
  227. tmp1 = read_mii(9, regs);
  228. tmp2 = read_mii(10, regs);
  229. if ((tmp1 & GRETH_MII_EXTADV_1000FD) &&
  230. (tmp2 & GRETH_MII_EXTPRT_1000FD)) {
  231. dev->gb = 1;
  232. dev->fd = 1;
  233. }
  234. if ((tmp1 & GRETH_MII_EXTADV_1000HD) &&
  235. (tmp2 & GRETH_MII_EXTPRT_1000HD)) {
  236. dev->gb = 1;
  237. dev->fd = 0;
  238. }
  239. }
  240. if ((dev->gb == 0) || ((dev->gb == 1) && (dev->gbit_mac == 0))) {
  241. tmp1 = read_mii(4, regs);
  242. tmp2 = read_mii(5, regs);
  243. if ((tmp1 & GRETH_MII_100TXFD) &&
  244. (tmp2 & GRETH_MII_100TXFD)) {
  245. dev->sp = 1;
  246. dev->fd = 1;
  247. }
  248. if ((tmp1 & GRETH_MII_100TXHD) &&
  249. (tmp2 & GRETH_MII_100TXHD)) {
  250. dev->sp = 1;
  251. dev->fd = 0;
  252. }
  253. if ((tmp1 & GRETH_MII_10FD) && (tmp2 & GRETH_MII_10FD)) {
  254. dev->fd = 1;
  255. }
  256. if ((dev->gb == 1) && (dev->gbit_mac == 0)) {
  257. dev->gb = 0;
  258. dev->fd = 0;
  259. write_mii(0, dev->sp << 13, regs);
  260. }
  261. }
  262. }
  263. auto_neg_done:
  264. #ifdef DEBUG
  265. printf("%s GRETH Ethermac at [0x%x] irq %d. Running \
  266. %d Mbps %s duplex\n", dev->gbit_mac ? "10/100/1000" : "10/100", (unsigned int)(regs), (unsigned int)(dev->irq), dev->gb ? 1000 : (dev->sp ? 100 : 10), dev->fd ? "full" : "half");
  267. #endif
  268. /* Read out PHY info if extended registers are available */
  269. if (tmp & 1) {
  270. tmp1 = read_mii(2, regs);
  271. tmp2 = read_mii(3, regs);
  272. tmp1 = (tmp1 << 6) | ((tmp2 >> 10) & 0x3F);
  273. tmp = tmp2 & 0xF;
  274. tmp2 = (tmp2 >> 4) & 0x3F;
  275. #ifdef DEBUG
  276. printf("PHY: Vendor %x Device %x Revision %d\n", tmp1,
  277. tmp2, tmp);
  278. #endif
  279. } else {
  280. printf("PHY info not available\n");
  281. }
  282. /* set speed and duplex bits in control register */
  283. GRETH_REGORIN(&regs->control,
  284. (dev->gb << 8) | (dev->sp << 7) | (dev->fd << 4));
  285. return 0;
  286. }
  287. void greth_halt(struct eth_device *dev)
  288. {
  289. greth_priv *greth;
  290. greth_regs *regs;
  291. int i;
  292. #ifdef DEBUG
  293. printf("greth_halt\n");
  294. #endif
  295. if (!dev || !dev->priv)
  296. return;
  297. greth = dev->priv;
  298. regs = greth->regs;
  299. if (!regs)
  300. return;
  301. /* disable receiver/transmitter by clearing the enable bits */
  302. GRETH_REGANDIN(&regs->control, ~(GRETH_RXEN | GRETH_TXEN));
  303. /* reset rx/tx descriptors */
  304. if (greth->rxbd_base) {
  305. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  306. greth->rxbd_base[i].stat =
  307. (i >= (GRETH_RXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  308. }
  309. }
  310. if (greth->txbd_base) {
  311. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  312. greth->txbd_base[i].stat =
  313. (i >= (GRETH_TXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  314. }
  315. }
  316. }
  317. int greth_send(struct eth_device *dev, volatile void *eth_data, int data_length)
  318. {
  319. greth_priv *greth = dev->priv;
  320. greth_regs *regs = greth->regs;
  321. greth_bd *txbd;
  322. void *txbuf;
  323. unsigned int status;
  324. #ifdef DEBUG
  325. printf("greth_send\n");
  326. #endif
  327. /* send data, wait for data to be sent, then return */
  328. if (((unsigned int)eth_data & (GRETH_BUF_ALIGN - 1))
  329. && !greth->gbit_mac) {
  330. /* data not aligned as needed by GRETH 10/100, solve this by allocating 4 byte aligned buffer
  331. * and copy data to before giving it to GRETH.
  332. */
  333. if (!greth->txbuf) {
  334. greth->txbuf = malloc(GRETH_RXBUF_SIZE);
  335. #ifdef DEBUG
  336. printf("GRETH: allocated aligned tx-buf\n");
  337. #endif
  338. }
  339. txbuf = greth->txbuf;
  340. /* copy data info buffer */
  341. memcpy((char *)txbuf, (char *)eth_data, data_length);
  342. /* keep buffer to next time */
  343. } else {
  344. txbuf = (void *)eth_data;
  345. }
  346. /* get descriptor to use, only 1 supported... hehe easy */
  347. txbd = greth->txbd_base;
  348. /* setup descriptor to wrap around to it self */
  349. txbd->addr = (unsigned int)txbuf;
  350. txbd->stat = GRETH_BD_EN | GRETH_BD_WR | data_length;
  351. /* Remind Core which descriptor to use when sending */
  352. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)txbd);
  353. /* initate send by enabling transmitter */
  354. GRETH_REGORIN(&regs->control, GRETH_TXEN);
  355. /* Wait for data to be sent */
  356. while ((status = GRETH_REGLOAD(&txbd->stat)) & GRETH_BD_EN) {
  357. ;
  358. }
  359. /* was the packet transmitted succesfully? */
  360. if (status & GRETH_TXBD_ERR_AL) {
  361. greth->stats.tx_limit_errors++;
  362. }
  363. if (status & GRETH_TXBD_ERR_UE) {
  364. greth->stats.tx_underrun_errors++;
  365. }
  366. if (status & GRETH_TXBD_ERR_LC) {
  367. greth->stats.tx_latecol_errors++;
  368. }
  369. if (status &
  370. (GRETH_TXBD_ERR_LC | GRETH_TXBD_ERR_UE | GRETH_TXBD_ERR_AL)) {
  371. /* any error */
  372. greth->stats.tx_errors++;
  373. return -1;
  374. }
  375. /* bump tx packet counter */
  376. greth->stats.tx_packets++;
  377. /* return succefully */
  378. return 0;
  379. }
  380. int greth_recv(struct eth_device *dev)
  381. {
  382. greth_priv *greth = dev->priv;
  383. greth_regs *regs = greth->regs;
  384. greth_bd *rxbd;
  385. unsigned int status, len = 0, bad;
  386. unsigned char *d;
  387. int enable = 0;
  388. int i;
  389. #ifdef DEBUG
  390. /* printf("greth_recv\n"); */
  391. #endif
  392. /* Receive One packet only, but clear as many error packets as there are
  393. * available.
  394. */
  395. {
  396. /* current receive descriptor */
  397. rxbd = greth->rxbd_curr;
  398. /* get status of next received packet */
  399. status = GRETH_REGLOAD(&rxbd->stat);
  400. bad = 0;
  401. /* stop if no more packets received */
  402. if (status & GRETH_BD_EN) {
  403. goto done;
  404. }
  405. #ifdef DEBUG
  406. printf("greth_recv: packet 0x%lx, 0x%lx, len: %d\n",
  407. (unsigned int)rxbd, status, status & GRETH_BD_LEN);
  408. #endif
  409. /* Check status for errors.
  410. */
  411. if (status & GRETH_RXBD_ERR_FT) {
  412. greth->stats.rx_length_errors++;
  413. bad = 1;
  414. }
  415. if (status & (GRETH_RXBD_ERR_AE | GRETH_RXBD_ERR_OE)) {
  416. greth->stats.rx_frame_errors++;
  417. bad = 1;
  418. }
  419. if (status & GRETH_RXBD_ERR_CRC) {
  420. greth->stats.rx_crc_errors++;
  421. bad = 1;
  422. }
  423. if (bad) {
  424. greth->stats.rx_errors++;
  425. printf
  426. ("greth_recv: Bad packet (%d, %d, %d, 0x%08x, %d)\n",
  427. greth->stats.rx_length_errors,
  428. greth->stats.rx_frame_errors,
  429. greth->stats.rx_crc_errors, status,
  430. greth->stats.rx_packets);
  431. /* print all rx descriptors */
  432. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  433. printf("[%d]: Stat=0x%lx, Addr=0x%lx\n", i,
  434. GRETH_REGLOAD(&greth->rxbd_base[i].stat),
  435. GRETH_REGLOAD(&greth->rxbd_base[i].
  436. addr));
  437. }
  438. } else {
  439. /* Process the incoming packet. */
  440. len = status & GRETH_BD_LEN;
  441. d = (char *)rxbd->addr;
  442. #ifdef DEBUG
  443. printf
  444. ("greth_recv: new packet, length: %d. data: %x %x %x %x %x %x %x %x\n",
  445. len, d[0], d[1], d[2], d[3], d[4], d[5], d[6],
  446. d[7]);
  447. #endif
  448. /* flush all data cache to make sure we're not reading old packet data */
  449. sparc_dcache_flush_all();
  450. /* pass packet on to network subsystem */
  451. NetReceive((void *)d, len);
  452. /* bump stats counters */
  453. greth->stats.rx_packets++;
  454. /* bad is now 0 ==> will stop loop */
  455. }
  456. /* reenable descriptor to receive more packet with this descriptor, wrap around if needed */
  457. rxbd->stat =
  458. GRETH_BD_EN |
  459. (((unsigned int)greth->rxbd_curr >=
  460. (unsigned int)greth->rxbd_max) ? GRETH_BD_WR : 0);
  461. enable = 1;
  462. /* increase index */
  463. greth->rxbd_curr =
  464. ((unsigned int)greth->rxbd_curr >=
  465. (unsigned int)greth->rxbd_max) ? greth->
  466. rxbd_base : (greth->rxbd_curr + 1);
  467. };
  468. if (enable) {
  469. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  470. }
  471. done:
  472. /* return positive length of packet or 0 if non recieved */
  473. return len;
  474. }
  475. void greth_set_hwaddr(greth_priv * greth, unsigned char *mac)
  476. {
  477. /* save new MAC address */
  478. greth->dev->enetaddr[0] = greth->hwaddr[0] = mac[0];
  479. greth->dev->enetaddr[1] = greth->hwaddr[1] = mac[1];
  480. greth->dev->enetaddr[2] = greth->hwaddr[2] = mac[2];
  481. greth->dev->enetaddr[3] = greth->hwaddr[3] = mac[3];
  482. greth->dev->enetaddr[4] = greth->hwaddr[4] = mac[4];
  483. greth->dev->enetaddr[5] = greth->hwaddr[5] = mac[5];
  484. greth->regs->esa_msb = (mac[0] << 8) | mac[1];
  485. greth->regs->esa_lsb =
  486. (mac[2] << 24) | (mac[3] << 16) | (mac[4] << 8) | mac[5];
  487. #ifdef DEBUG
  488. printf("GRETH: New MAC address: %02x:%02x:%02x:%02x:%02x:%02x\n",
  489. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  490. #endif
  491. }
  492. int greth_initialize(bd_t * bis)
  493. {
  494. greth_priv *greth;
  495. ambapp_apbdev apbdev;
  496. struct eth_device *dev;
  497. int i;
  498. char *addr_str, *end;
  499. unsigned char addr[6];
  500. #ifdef DEBUG
  501. printf("Scanning for GRETH\n");
  502. #endif
  503. /* Find Device & IRQ via AMBA Plug&Play information */
  504. if (ambapp_apb_first(VENDOR_GAISLER, GAISLER_ETHMAC, &apbdev) != 1) {
  505. return -1; /* GRETH not found */
  506. }
  507. greth = (greth_priv *) malloc(sizeof(greth_priv));
  508. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  509. memset(dev, 0, sizeof(struct eth_device));
  510. memset(greth, 0, sizeof(greth_priv));
  511. greth->regs = (greth_regs *) apbdev.address;
  512. greth->irq = apbdev.irq;
  513. #ifdef DEBUG
  514. printf("Found GRETH at 0x%lx, irq %d\n", greth->regs, greth->irq);
  515. #endif
  516. dev->priv = (void *)greth;
  517. dev->iobase = (unsigned int)greth->regs;
  518. dev->init = greth_init;
  519. dev->halt = greth_halt;
  520. dev->send = greth_send;
  521. dev->recv = greth_recv;
  522. greth->dev = dev;
  523. /* Reset Core */
  524. GRETH_REGSAVE(&greth->regs->control, GRETH_RESET);
  525. /* Wait for core to finish reset cycle */
  526. while (GRETH_REGLOAD(&greth->regs->control) & GRETH_RESET) ;
  527. /* Get the phy address which assumed to have been set
  528. correctly with the reset value in hardware */
  529. greth->phyaddr = (GRETH_REGLOAD(&greth->regs->mdio) >> 11) & 0x1F;
  530. /* Check if mac is gigabit capable */
  531. greth->gbit_mac = (GRETH_REGLOAD(&greth->regs->control) >> 27) & 1;
  532. /* Make descriptor string */
  533. if (greth->gbit_mac) {
  534. sprintf(dev->name, "GRETH 10/100/GB");
  535. } else {
  536. sprintf(dev->name, "GRETH 10/100");
  537. }
  538. /* initiate PHY, select speed/duplex depending on connected PHY */
  539. if (greth_init_phy(greth, bis)) {
  540. /* Failed to init PHY (timedout) */
  541. return -1;
  542. }
  543. /* Register Device to EtherNet subsystem */
  544. eth_register(dev);
  545. /* Get MAC address */
  546. if ((addr_str = getenv("ethaddr")) != NULL) {
  547. for (i = 0; i < 6; i++) {
  548. addr[i] =
  549. addr_str ? simple_strtoul(addr_str, &end, 16) : 0;
  550. if (addr_str) {
  551. addr_str = (*end) ? end + 1 : end;
  552. }
  553. }
  554. } else {
  555. /* HW Address not found in environment, Set default HW address */
  556. addr[0] = GRETH_HWADDR_0; /* MSB */
  557. addr[1] = GRETH_HWADDR_1;
  558. addr[2] = GRETH_HWADDR_2;
  559. addr[3] = GRETH_HWADDR_3;
  560. addr[4] = GRETH_HWADDR_4;
  561. addr[5] = GRETH_HWADDR_5; /* LSB */
  562. }
  563. /* set and remember MAC address */
  564. greth_set_hwaddr(greth, addr);
  565. return 0;
  566. }