4xx_enet.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  93. #error "CONFIG_MII has to be defined!"
  94. #endif
  95. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  96. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  97. #endif
  98. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  99. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  100. /* Ethernet Transmit and Receive Buffers */
  101. /* AS.HARNOIS
  102. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  103. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  104. */
  105. #define ENET_MAX_MTU PKTSIZE
  106. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  107. /*-----------------------------------------------------------------------------+
  108. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  109. * Interrupt Controller).
  110. *-----------------------------------------------------------------------------*/
  111. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * VECNUM_ETH1_OFFS))
  112. #if defined(CONFIG_HAS_ETH3)
  113. #if !defined(CONFIG_440GX)
  114. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  115. UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  116. #else
  117. /* Unfortunately 440GX spreads EMAC interrupts on multiple UIC's */
  118. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  119. #define UIC_ETHxB (UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  120. #endif /* !defined(CONFIG_440GX) */
  121. #elif defined(CONFIG_HAS_ETH2)
  122. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  123. UIC_MASK(ETH_IRQ_NUM(2)))
  124. #elif defined(CONFIG_HAS_ETH1)
  125. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  126. #else
  127. #define UIC_ETHx UIC_MASK(ETH_IRQ_NUM(0))
  128. #endif
  129. /*
  130. * Define a default version for UIC_ETHxB for non 440GX so that we can
  131. * use common code for all 4xx variants
  132. */
  133. #if !defined(UIC_ETHxB)
  134. #define UIC_ETHxB 0
  135. #endif
  136. #define UIC_MAL_SERR UIC_MASK(VECNUM_MAL_SERR)
  137. #define UIC_MAL_TXDE UIC_MASK(VECNUM_MAL_TXDE)
  138. #define UIC_MAL_RXDE UIC_MASK(VECNUM_MAL_RXDE)
  139. #define UIC_MAL_TXEOB UIC_MASK(VECNUM_MAL_TXEOB)
  140. #define UIC_MAL_RXEOB UIC_MASK(VECNUM_MAL_RXEOB)
  141. #define MAL_UIC_ERR (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  142. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  143. /*
  144. * We have 3 different interrupt types:
  145. * - MAL interrupts indicating successful transfer
  146. * - MAL error interrupts indicating MAL related errors
  147. * - EMAC interrupts indicating EMAC related errors
  148. *
  149. * All those interrupts can be on different UIC's, but since
  150. * now at least all interrupts from one type are on the same
  151. * UIC. Only exception is 440GX where the EMAC interrupts are
  152. * spread over two UIC's!
  153. */
  154. #if defined(CONFIG_440GX)
  155. #define UIC_BASE_MAL UIC1_DCR_BASE
  156. #define UIC_BASE_MAL_ERR UIC2_DCR_BASE
  157. #define UIC_BASE_EMAC UIC2_DCR_BASE
  158. #define UIC_BASE_EMAC_B UIC3_DCR_BASE
  159. #else
  160. #define UIC_BASE_MAL (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_TXEOB) * 0x10))
  161. #define UIC_BASE_MAL_ERR (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_SERR) * 0x10))
  162. #define UIC_BASE_EMAC (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  163. #define UIC_BASE_EMAC_B (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  164. #endif
  165. #undef INFO_4XX_ENET
  166. #define BI_PHYMODE_NONE 0
  167. #define BI_PHYMODE_ZMII 1
  168. #define BI_PHYMODE_RGMII 2
  169. #define BI_PHYMODE_GMII 3
  170. #define BI_PHYMODE_RTBI 4
  171. #define BI_PHYMODE_TBI 5
  172. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  173. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  174. defined(CONFIG_405EX)
  175. #define BI_PHYMODE_SMII 6
  176. #define BI_PHYMODE_MII 7
  177. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  178. #define BI_PHYMODE_RMII 8
  179. #endif
  180. #endif
  181. #define BI_PHYMODE_SGMII 9
  182. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  183. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  184. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  185. defined(CONFIG_405EX)
  186. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  187. #endif
  188. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  189. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  190. #endif
  191. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  192. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  193. #else
  194. #define MAL_RX_CHAN_MUL 1
  195. #endif
  196. /*--------------------------------------------------------------------+
  197. * Fixed PHY (PHY-less) support for Ethernet Ports.
  198. *--------------------------------------------------------------------*/
  199. /*
  200. * Some boards do not have a PHY for each ethernet port. These ports
  201. * are known as Fixed PHY (or PHY-less) ports. For such ports, set
  202. * the appropriate CONFIG_PHY_ADDR equal to CONFIG_FIXED_PHY and
  203. * then define CONFIG_SYS_FIXED_PHY_PORTS to define what the speed and
  204. * duplex should be for these ports in the board configuration
  205. * file.
  206. *
  207. * For Example:
  208. * #define CONFIG_FIXED_PHY 0xFFFFFFFF
  209. *
  210. * #define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
  211. * #define CONFIG_PHY1_ADDR 1
  212. * #define CONFIG_PHY2_ADDR CONFIG_FIXED_PHY
  213. * #define CONFIG_PHY3_ADDR 3
  214. *
  215. * #define CONFIG_SYS_FIXED_PHY_PORT(devnum,speed,duplex) \
  216. * {devnum, speed, duplex},
  217. *
  218. * #define CONFIG_SYS_FIXED_PHY_PORTS \
  219. * CONFIG_SYS_FIXED_PHY_PORT(0,1000,FULL) \
  220. * CONFIG_SYS_FIXED_PHY_PORT(2,100,HALF)
  221. */
  222. #ifndef CONFIG_FIXED_PHY
  223. #define CONFIG_FIXED_PHY 0xFFFFFFFF /* Fixed PHY (PHY-less) */
  224. #endif
  225. #ifndef CONFIG_SYS_FIXED_PHY_PORTS
  226. #define CONFIG_SYS_FIXED_PHY_PORTS /* default is an empty array */
  227. #endif
  228. struct fixed_phy_port {
  229. unsigned int devnum; /* ethernet port */
  230. unsigned int speed; /* specified speed 10,100 or 1000 */
  231. unsigned int duplex; /* specified duplex FULL or HALF */
  232. };
  233. static const struct fixed_phy_port fixed_phy_port[] = {
  234. CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */
  235. };
  236. /*-----------------------------------------------------------------------------+
  237. * Global variables. TX and RX descriptors and buffers.
  238. *-----------------------------------------------------------------------------*/
  239. #if !defined(CONFIG_NET_MULTI)
  240. struct eth_device *emac0_dev = NULL;
  241. #endif
  242. /*
  243. * Get count of EMAC devices (doesn't have to be the max. possible number
  244. * supported by the cpu)
  245. *
  246. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  247. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  248. * 405EX/405EXr eval board, using the same binary.
  249. */
  250. #if defined(CONFIG_BOARD_EMAC_COUNT)
  251. #define LAST_EMAC_NUM board_emac_count()
  252. #else /* CONFIG_BOARD_EMAC_COUNT */
  253. #if defined(CONFIG_HAS_ETH3)
  254. #define LAST_EMAC_NUM 4
  255. #elif defined(CONFIG_HAS_ETH2)
  256. #define LAST_EMAC_NUM 3
  257. #elif defined(CONFIG_HAS_ETH1)
  258. #define LAST_EMAC_NUM 2
  259. #else
  260. #define LAST_EMAC_NUM 1
  261. #endif
  262. #endif /* CONFIG_BOARD_EMAC_COUNT */
  263. /* normal boards start with EMAC0 */
  264. #if !defined(CONFIG_EMAC_NR_START)
  265. #define CONFIG_EMAC_NR_START 0
  266. #endif
  267. #define MAL_RX_DESC_SIZE 2048
  268. #define MAL_TX_DESC_SIZE 2048
  269. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  270. /*-----------------------------------------------------------------------------+
  271. * Prototypes and externals.
  272. *-----------------------------------------------------------------------------*/
  273. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  274. int enetInt (struct eth_device *dev);
  275. static void mal_err (struct eth_device *dev, unsigned long isr,
  276. unsigned long uic, unsigned long maldef,
  277. unsigned long mal_errr);
  278. static void emac_err (struct eth_device *dev, unsigned long isr);
  279. extern int phy_setup_aneg (char *devname, unsigned char addr);
  280. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  281. unsigned char reg, unsigned short *value);
  282. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  283. unsigned char reg, unsigned short value);
  284. int board_emac_count(void);
  285. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  286. {
  287. #if defined(CONFIG_440SPE) || \
  288. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  289. defined(CONFIG_405EX)
  290. u32 val;
  291. mfsdr(sdr_mfr, val);
  292. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  293. mtsdr(sdr_mfr, val);
  294. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  295. u32 val;
  296. mfsdr(SDR0_ETH_CFG, val);
  297. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  298. mtsdr(SDR0_ETH_CFG, val);
  299. #endif
  300. }
  301. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  302. {
  303. #if defined(CONFIG_440SPE) || \
  304. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  305. defined(CONFIG_405EX)
  306. u32 val;
  307. mfsdr(sdr_mfr, val);
  308. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  309. mtsdr(sdr_mfr, val);
  310. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  311. u32 val;
  312. mfsdr(SDR0_ETH_CFG, val);
  313. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  314. mtsdr(SDR0_ETH_CFG, val);
  315. #endif
  316. }
  317. /*-----------------------------------------------------------------------------+
  318. | ppc_4xx_eth_halt
  319. | Disable MAL channel, and EMACn
  320. +-----------------------------------------------------------------------------*/
  321. static void ppc_4xx_eth_halt (struct eth_device *dev)
  322. {
  323. EMAC_4XX_HW_PST hw_p = dev->priv;
  324. u32 val = 10000;
  325. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  326. /* 1st reset MAL channel */
  327. /* Note: writing a 0 to a channel has no effect */
  328. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  329. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  330. #else
  331. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  332. #endif
  333. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  334. /* wait for reset */
  335. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  336. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  337. val--;
  338. if (val == 0)
  339. break;
  340. }
  341. /* provide clocks for EMAC internal loopback */
  342. emac_loopback_enable(hw_p);
  343. /* EMAC RESET */
  344. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  345. /* remove clocks for EMAC internal loopback */
  346. emac_loopback_disable(hw_p);
  347. #ifndef CONFIG_NETCONSOLE
  348. hw_p->print_speed = 1; /* print speed message again next time */
  349. #endif
  350. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  351. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  352. mfsdr(SDR0_ETH_CFG, val);
  353. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  354. mtsdr(SDR0_ETH_CFG, val);
  355. #endif
  356. return;
  357. }
  358. #if defined (CONFIG_440GX)
  359. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  360. {
  361. unsigned long pfc1;
  362. unsigned long zmiifer;
  363. unsigned long rmiifer;
  364. mfsdr(sdr_pfc1, pfc1);
  365. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  366. zmiifer = 0;
  367. rmiifer = 0;
  368. switch (pfc1) {
  369. case 1:
  370. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  371. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  372. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  373. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  374. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  375. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  376. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  377. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  378. break;
  379. case 2:
  380. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  381. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  382. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  383. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  384. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  385. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  386. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  387. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  388. break;
  389. case 3:
  390. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  391. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  392. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  393. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  394. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  395. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  396. break;
  397. case 4:
  398. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  399. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  400. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  401. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  402. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  403. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  404. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  405. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  406. break;
  407. case 5:
  408. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  409. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  410. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  411. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  412. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  413. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  414. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  415. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  416. break;
  417. case 6:
  418. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  419. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  420. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  421. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  422. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  423. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  424. break;
  425. case 0:
  426. default:
  427. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  428. rmiifer = 0x0;
  429. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  430. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  431. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  432. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  433. break;
  434. }
  435. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  436. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  437. out_be32((void *)ZMII_FER, zmiifer);
  438. out_be32((void *)RGMII_FER, rmiifer);
  439. return ((int)pfc1);
  440. }
  441. #endif /* CONFIG_440_GX */
  442. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  443. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  444. {
  445. unsigned long zmiifer=0x0;
  446. unsigned long pfc1;
  447. mfsdr(sdr_pfc1, pfc1);
  448. pfc1 &= SDR0_PFC1_SELECT_MASK;
  449. switch (pfc1) {
  450. case SDR0_PFC1_SELECT_CONFIG_2:
  451. /* 1 x GMII port */
  452. out_be32((void *)ZMII_FER, 0x00);
  453. out_be32((void *)RGMII_FER, 0x00000037);
  454. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  455. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  456. break;
  457. case SDR0_PFC1_SELECT_CONFIG_4:
  458. /* 2 x RGMII ports */
  459. out_be32((void *)ZMII_FER, 0x00);
  460. out_be32((void *)RGMII_FER, 0x00000055);
  461. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  462. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  463. break;
  464. case SDR0_PFC1_SELECT_CONFIG_6:
  465. /* 2 x SMII ports */
  466. out_be32((void *)ZMII_FER,
  467. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  468. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  469. out_be32((void *)RGMII_FER, 0x00000000);
  470. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  471. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  472. break;
  473. case SDR0_PFC1_SELECT_CONFIG_1_2:
  474. /* only 1 x MII supported */
  475. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  476. out_be32((void *)RGMII_FER, 0x00000000);
  477. bis->bi_phymode[0] = BI_PHYMODE_MII;
  478. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  479. break;
  480. default:
  481. break;
  482. }
  483. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  484. zmiifer = in_be32((void *)ZMII_FER);
  485. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  486. out_be32((void *)ZMII_FER, zmiifer);
  487. return ((int)0x0);
  488. }
  489. #endif /* CONFIG_440EPX */
  490. #if defined(CONFIG_405EX)
  491. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  492. {
  493. u32 rgmiifer = 0;
  494. /*
  495. * The 405EX(r)'s RGMII bridge can operate in one of several
  496. * modes, only one of which (2 x RGMII) allows the
  497. * simultaneous use of both EMACs on the 405EX.
  498. */
  499. switch (CONFIG_EMAC_PHY_MODE) {
  500. case EMAC_PHY_MODE_NONE:
  501. /* No ports */
  502. rgmiifer |= RGMII_FER_DIS << 0;
  503. rgmiifer |= RGMII_FER_DIS << 4;
  504. out_be32((void *)RGMII_FER, rgmiifer);
  505. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  506. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  507. break;
  508. case EMAC_PHY_MODE_NONE_RGMII:
  509. /* 1 x RGMII port on channel 0 */
  510. rgmiifer |= RGMII_FER_RGMII << 0;
  511. rgmiifer |= RGMII_FER_DIS << 4;
  512. out_be32((void *)RGMII_FER, rgmiifer);
  513. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  514. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  515. break;
  516. case EMAC_PHY_MODE_RGMII_NONE:
  517. /* 1 x RGMII port on channel 1 */
  518. rgmiifer |= RGMII_FER_DIS << 0;
  519. rgmiifer |= RGMII_FER_RGMII << 4;
  520. out_be32((void *)RGMII_FER, rgmiifer);
  521. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  522. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  523. break;
  524. case EMAC_PHY_MODE_RGMII_RGMII:
  525. /* 2 x RGMII ports */
  526. rgmiifer |= RGMII_FER_RGMII << 0;
  527. rgmiifer |= RGMII_FER_RGMII << 4;
  528. out_be32((void *)RGMII_FER, rgmiifer);
  529. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  530. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  531. break;
  532. case EMAC_PHY_MODE_NONE_GMII:
  533. /* 1 x GMII port on channel 0 */
  534. rgmiifer |= RGMII_FER_GMII << 0;
  535. rgmiifer |= RGMII_FER_DIS << 4;
  536. out_be32((void *)RGMII_FER, rgmiifer);
  537. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  538. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  539. break;
  540. case EMAC_PHY_MODE_NONE_MII:
  541. /* 1 x MII port on channel 0 */
  542. rgmiifer |= RGMII_FER_MII << 0;
  543. rgmiifer |= RGMII_FER_DIS << 4;
  544. out_be32((void *)RGMII_FER, rgmiifer);
  545. bis->bi_phymode[0] = BI_PHYMODE_MII;
  546. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  547. break;
  548. case EMAC_PHY_MODE_GMII_NONE:
  549. /* 1 x GMII port on channel 1 */
  550. rgmiifer |= RGMII_FER_DIS << 0;
  551. rgmiifer |= RGMII_FER_GMII << 4;
  552. out_be32((void *)RGMII_FER, rgmiifer);
  553. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  554. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  555. break;
  556. case EMAC_PHY_MODE_MII_NONE:
  557. /* 1 x MII port on channel 1 */
  558. rgmiifer |= RGMII_FER_DIS << 0;
  559. rgmiifer |= RGMII_FER_MII << 4;
  560. out_be32((void *)RGMII_FER, rgmiifer);
  561. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  562. bis->bi_phymode[1] = BI_PHYMODE_MII;
  563. break;
  564. default:
  565. break;
  566. }
  567. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  568. rgmiifer = in_be32((void *)RGMII_FER);
  569. rgmiifer |= (1 << (19-devnum));
  570. out_be32((void *)RGMII_FER, rgmiifer);
  571. return ((int)0x0);
  572. }
  573. #endif /* CONFIG_405EX */
  574. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  575. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  576. {
  577. u32 eth_cfg;
  578. u32 zmiifer; /* ZMII0_FER reg. */
  579. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  580. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  581. int mode;
  582. zmiifer = 0;
  583. rmiifer = 0;
  584. rmiifer1 = 0;
  585. #if defined(CONFIG_460EX)
  586. mode = 9;
  587. mfsdr(SDR0_ETH_CFG, eth_cfg);
  588. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  589. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0))
  590. mode = 11; /* config SGMII */
  591. #else
  592. mode = 10;
  593. mfsdr(SDR0_ETH_CFG, eth_cfg);
  594. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  595. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0) &&
  596. ((eth_cfg & SDR0_ETH_CFG_SGMII2_ENABLE) > 0))
  597. mode = 12; /* config SGMII */
  598. #endif
  599. /* TODO:
  600. * NOTE: 460GT has 2 RGMII bridge cores:
  601. * emac0 ------ RGMII0_BASE
  602. * |
  603. * emac1 -----+
  604. *
  605. * emac2 ------ RGMII1_BASE
  606. * |
  607. * emac3 -----+
  608. *
  609. * 460EX has 1 RGMII bridge core:
  610. * and RGMII1_BASE is disabled
  611. * emac0 ------ RGMII0_BASE
  612. * |
  613. * emac1 -----+
  614. */
  615. /*
  616. * Right now only 2*RGMII is supported. Please extend when needed.
  617. * sr - 2008-02-19
  618. * Add SGMII support.
  619. * vg - 2008-07-28
  620. */
  621. switch (mode) {
  622. case 1:
  623. /* 1 MII - 460EX */
  624. /* GMC0 EMAC4_0, ZMII Bridge */
  625. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  626. bis->bi_phymode[0] = BI_PHYMODE_MII;
  627. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  628. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  629. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  630. break;
  631. case 2:
  632. /* 2 MII - 460GT */
  633. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  634. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  635. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  636. bis->bi_phymode[0] = BI_PHYMODE_MII;
  637. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  638. bis->bi_phymode[2] = BI_PHYMODE_MII;
  639. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  640. break;
  641. case 3:
  642. /* 2 RMII - 460EX */
  643. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  644. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  645. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  646. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  647. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  648. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  649. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  650. break;
  651. case 4:
  652. /* 4 RMII - 460GT */
  653. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  654. /* ZMII Bridge */
  655. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  656. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  657. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  658. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  659. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  660. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  661. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  662. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  663. break;
  664. case 5:
  665. /* 2 SMII - 460EX */
  666. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  667. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  668. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  669. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  670. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  671. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  672. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  673. break;
  674. case 6:
  675. /* 4 SMII - 460GT */
  676. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  677. /* ZMII Bridge */
  678. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  679. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  680. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  681. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  682. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  683. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  684. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  685. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  686. break;
  687. case 7:
  688. /* This is the default mode that we want for board bringup - Maple */
  689. /* 1 GMII - 460EX */
  690. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  691. rmiifer |= RGMII_FER_MDIO(0);
  692. if (devnum == 0) {
  693. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  694. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  695. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  696. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  697. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  698. } else {
  699. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  700. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  701. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  702. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  703. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  704. }
  705. break;
  706. case 8:
  707. /* 2 GMII - 460GT */
  708. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  709. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  710. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  711. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  712. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  713. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  714. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  715. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  716. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  717. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  718. break;
  719. case 9:
  720. /* 2 RGMII - 460EX */
  721. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  722. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  723. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  724. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  725. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  726. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  727. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  728. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  729. break;
  730. case 10:
  731. /* 4 RGMII - 460GT */
  732. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  733. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  734. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  735. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  736. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  737. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  738. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  739. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  740. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  741. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  742. break;
  743. case 11:
  744. /* 2 SGMII - 460EX */
  745. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  746. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  747. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  748. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  749. break;
  750. case 12:
  751. /* 3 SGMII - 460GT */
  752. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  753. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  754. bis->bi_phymode[2] = BI_PHYMODE_SGMII;
  755. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  756. break;
  757. default:
  758. break;
  759. }
  760. /* Set EMAC for MDIO */
  761. mfsdr(SDR0_ETH_CFG, eth_cfg);
  762. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  763. mtsdr(SDR0_ETH_CFG, eth_cfg);
  764. out_be32((void *)RGMII_FER, rmiifer);
  765. #if defined(CONFIG_460GT)
  766. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  767. #endif
  768. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  769. mfsdr(SDR0_ETH_CFG, eth_cfg);
  770. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  771. mtsdr(SDR0_ETH_CFG, eth_cfg);
  772. return 0;
  773. }
  774. #endif /* CONFIG_460EX || CONFIG_460GT */
  775. static inline void *malloc_aligned(u32 size, u32 align)
  776. {
  777. return (void *)(((u32)malloc(size + align) + align - 1) &
  778. ~(align - 1));
  779. }
  780. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  781. {
  782. int i;
  783. unsigned long reg = 0;
  784. unsigned long msr;
  785. unsigned long speed;
  786. unsigned long duplex;
  787. unsigned long failsafe;
  788. unsigned mode_reg;
  789. unsigned short devnum;
  790. unsigned short reg_short;
  791. #if defined(CONFIG_440GX) || \
  792. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  793. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  794. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  795. defined(CONFIG_405EX)
  796. u32 opbfreq;
  797. sys_info_t sysinfo;
  798. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  799. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  800. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  801. defined(CONFIG_405EX)
  802. int ethgroup = -1;
  803. #endif
  804. #endif
  805. u32 bd_cached;
  806. u32 bd_uncached = 0;
  807. #ifdef CONFIG_4xx_DCACHE
  808. static u32 last_used_ea = 0;
  809. #endif
  810. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  811. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  812. defined(CONFIG_405EX)
  813. int rgmii_channel;
  814. #endif
  815. EMAC_4XX_HW_PST hw_p = dev->priv;
  816. /* before doing anything, figure out if we have a MAC address */
  817. /* if not, bail */
  818. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  819. printf("ERROR: ethaddr not set!\n");
  820. return -1;
  821. }
  822. #if defined(CONFIG_440GX) || \
  823. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  824. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  825. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  826. defined(CONFIG_405EX)
  827. /* Need to get the OPB frequency so we can access the PHY */
  828. get_sys_info (&sysinfo);
  829. #endif
  830. msr = mfmsr ();
  831. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  832. devnum = hw_p->devnum;
  833. #ifdef INFO_4XX_ENET
  834. /* AS.HARNOIS
  835. * We should have :
  836. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  837. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  838. * is possible that new packets (without relationship with
  839. * current transfer) have got the time to arrived before
  840. * netloop calls eth_halt
  841. */
  842. printf ("About preceeding transfer (eth%d):\n"
  843. "- Sent packet number %d\n"
  844. "- Received packet number %d\n"
  845. "- Handled packet number %d\n",
  846. hw_p->devnum,
  847. hw_p->stats.pkts_tx,
  848. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  849. hw_p->stats.pkts_tx = 0;
  850. hw_p->stats.pkts_rx = 0;
  851. hw_p->stats.pkts_handled = 0;
  852. hw_p->print_speed = 1; /* print speed message again next time */
  853. #endif
  854. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  855. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  856. hw_p->rx_slot = 0; /* MAL Receive Slot */
  857. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  858. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  859. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  860. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  861. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  862. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  863. /* set RMII mode */
  864. /* NOTE: 440GX spec states that mode is mutually exclusive */
  865. /* NOTE: Therefore, disable all other EMACS, since we handle */
  866. /* NOTE: only one emac at a time */
  867. reg = 0;
  868. out_be32((void *)ZMII_FER, 0);
  869. udelay (100);
  870. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  871. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  872. #elif defined(CONFIG_440GX) || \
  873. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  874. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  875. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  876. #endif
  877. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  878. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  879. #if defined(CONFIG_405EX)
  880. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  881. #endif
  882. sync();
  883. /* provide clocks for EMAC internal loopback */
  884. emac_loopback_enable(hw_p);
  885. /* EMAC RESET */
  886. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  887. /* remove clocks for EMAC internal loopback */
  888. emac_loopback_disable(hw_p);
  889. failsafe = 1000;
  890. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  891. udelay (1000);
  892. failsafe--;
  893. }
  894. if (failsafe <= 0)
  895. printf("\nProblem resetting EMAC!\n");
  896. #if defined(CONFIG_440GX) || \
  897. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  898. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  899. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  900. defined(CONFIG_405EX)
  901. /* Whack the M1 register */
  902. mode_reg = 0x0;
  903. mode_reg &= ~0x00000038;
  904. opbfreq = sysinfo.freqOPB / 1000000;
  905. if (opbfreq <= 50);
  906. else if (opbfreq <= 66)
  907. mode_reg |= EMAC_M1_OBCI_66;
  908. else if (opbfreq <= 83)
  909. mode_reg |= EMAC_M1_OBCI_83;
  910. else if (opbfreq <= 100)
  911. mode_reg |= EMAC_M1_OBCI_100;
  912. else
  913. mode_reg |= EMAC_M1_OBCI_GT100;
  914. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  915. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  916. #if defined(CONFIG_GPCS_PHY_ADDR) || defined(CONFIG_GPCS_PHY1_ADDR) || \
  917. defined(CONFIG_GPCS_PHY2_ADDR) || defined(CONFIG_GPCS_PHY3_ADDR)
  918. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  919. /*
  920. * In SGMII mode, GPCS access is needed for
  921. * communication with the internal SGMII SerDes.
  922. */
  923. switch (devnum) {
  924. #if defined(CONFIG_GPCS_PHY_ADDR)
  925. case 0:
  926. reg = CONFIG_GPCS_PHY_ADDR;
  927. break;
  928. #endif
  929. #if defined(CONFIG_GPCS_PHY1_ADDR)
  930. case 1:
  931. reg = CONFIG_GPCS_PHY1_ADDR;
  932. break;
  933. #endif
  934. #if defined(CONFIG_GPCS_PHY2_ADDR)
  935. case 2:
  936. reg = CONFIG_GPCS_PHY2_ADDR;
  937. break;
  938. #endif
  939. #if defined(CONFIG_GPCS_PHY3_ADDR)
  940. case 3:
  941. reg = CONFIG_GPCS_PHY3_ADDR;
  942. break;
  943. #endif
  944. }
  945. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  946. mode_reg |= EMAC_M1_MF_1000GPCS | EMAC_M1_IPPA_SET(reg);
  947. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  948. /* Configure GPCS interface to recommended setting for SGMII */
  949. miiphy_reset(dev->name, reg);
  950. miiphy_write(dev->name, reg, 0x04, 0x8120); /* AsymPause, FDX */
  951. miiphy_write(dev->name, reg, 0x07, 0x2801); /* msg_pg, toggle */
  952. miiphy_write(dev->name, reg, 0x00, 0x0140); /* 1Gbps, FDX */
  953. }
  954. #endif /* defined(CONFIG_GPCS_PHY_ADDR) */
  955. /* wait for PHY to complete auto negotiation */
  956. reg_short = 0;
  957. switch (devnum) {
  958. case 0:
  959. reg = CONFIG_PHY_ADDR;
  960. break;
  961. #if defined (CONFIG_PHY1_ADDR)
  962. case 1:
  963. reg = CONFIG_PHY1_ADDR;
  964. break;
  965. #endif
  966. #if defined (CONFIG_PHY2_ADDR)
  967. case 2:
  968. reg = CONFIG_PHY2_ADDR;
  969. break;
  970. #endif
  971. #if defined (CONFIG_PHY3_ADDR)
  972. case 3:
  973. reg = CONFIG_PHY3_ADDR;
  974. break;
  975. #endif
  976. default:
  977. reg = CONFIG_PHY_ADDR;
  978. break;
  979. }
  980. bis->bi_phynum[devnum] = reg;
  981. if (reg == CONFIG_FIXED_PHY)
  982. goto get_speed;
  983. #if defined(CONFIG_PHY_RESET)
  984. /*
  985. * Reset the phy, only if its the first time through
  986. * otherwise, just check the speeds & feeds
  987. */
  988. if (hw_p->first_init == 0) {
  989. #if defined(CONFIG_M88E1111_PHY)
  990. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  991. miiphy_write (dev->name, reg, 0x18, 0x4101);
  992. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  993. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  994. #endif
  995. #if defined(CONFIG_M88E1112_PHY)
  996. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  997. /*
  998. * Marvell 88E1112 PHY needs to have the SGMII MAC
  999. * interace (page 2) properly configured to
  1000. * communicate with the 460EX/GT GPCS interface.
  1001. */
  1002. /* Set access to Page 2 */
  1003. miiphy_write(dev->name, reg, 0x16, 0x0002);
  1004. miiphy_write(dev->name, reg, 0x00, 0x0040); /* 1Gbps */
  1005. miiphy_read(dev->name, reg, 0x1a, &reg_short);
  1006. reg_short |= 0x8000; /* bypass Auto-Negotiation */
  1007. miiphy_write(dev->name, reg, 0x1a, reg_short);
  1008. miiphy_reset(dev->name, reg); /* reset MAC interface */
  1009. /* Reset access to Page 0 */
  1010. miiphy_write(dev->name, reg, 0x16, 0x0000);
  1011. }
  1012. #endif /* defined(CONFIG_M88E1112_PHY) */
  1013. miiphy_reset (dev->name, reg);
  1014. #if defined(CONFIG_440GX) || \
  1015. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1016. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1017. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1018. defined(CONFIG_405EX)
  1019. #if defined(CONFIG_CIS8201_PHY)
  1020. /*
  1021. * Cicada 8201 PHY needs to have an extended register whacked
  1022. * for RGMII mode.
  1023. */
  1024. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  1025. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  1026. miiphy_write (dev->name, reg, 23, 0x1300);
  1027. #else
  1028. miiphy_write (dev->name, reg, 23, 0x1000);
  1029. #endif
  1030. /*
  1031. * Vitesse VSC8201/Cicada CIS8201 errata:
  1032. * Interoperability problem with Intel 82547EI phys
  1033. * This work around (provided by Vitesse) changes
  1034. * the default timer convergence from 8ms to 12ms
  1035. */
  1036. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1037. miiphy_write (dev->name, reg, 0x08, 0x0200);
  1038. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  1039. miiphy_write (dev->name, reg, 0x02, 0x0004);
  1040. miiphy_write (dev->name, reg, 0x01, 0x0671);
  1041. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  1042. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1043. miiphy_write (dev->name, reg, 0x08, 0x0000);
  1044. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  1045. /* end Vitesse/Cicada errata */
  1046. }
  1047. #endif /* defined(CONFIG_CIS8201_PHY) */
  1048. #if defined(CONFIG_ET1011C_PHY)
  1049. /*
  1050. * Agere ET1011c PHY needs to have an extended register whacked
  1051. * for RGMII mode.
  1052. */
  1053. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  1054. miiphy_read (dev->name, reg, 0x16, &reg_short);
  1055. reg_short &= ~(0x7);
  1056. reg_short |= 0x6; /* RGMII DLL Delay*/
  1057. miiphy_write (dev->name, reg, 0x16, reg_short);
  1058. miiphy_read (dev->name, reg, 0x17, &reg_short);
  1059. reg_short &= ~(0x40);
  1060. miiphy_write (dev->name, reg, 0x17, reg_short);
  1061. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  1062. }
  1063. #endif /* defined(CONFIG_ET1011C_PHY) */
  1064. #endif /* defined(CONFIG_440GX) ... */
  1065. /* Start/Restart autonegotiation */
  1066. phy_setup_aneg (dev->name, reg);
  1067. udelay (1000);
  1068. }
  1069. #endif /* defined(CONFIG_PHY_RESET) */
  1070. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  1071. /*
  1072. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  1073. */
  1074. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  1075. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  1076. puts ("Waiting for PHY auto negotiation to complete");
  1077. i = 0;
  1078. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  1079. /*
  1080. * Timeout reached ?
  1081. */
  1082. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  1083. puts (" TIMEOUT !\n");
  1084. break;
  1085. }
  1086. if ((i++ % 1000) == 0) {
  1087. putc ('.');
  1088. }
  1089. udelay (1000); /* 1 ms */
  1090. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  1091. }
  1092. puts (" done\n");
  1093. udelay (500000); /* another 500 ms (results in faster booting) */
  1094. }
  1095. get_speed:
  1096. if (reg == CONFIG_FIXED_PHY) {
  1097. for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) {
  1098. if (devnum == fixed_phy_port[i].devnum) {
  1099. speed = fixed_phy_port[i].speed;
  1100. duplex = fixed_phy_port[i].duplex;
  1101. break;
  1102. }
  1103. }
  1104. if (i == ARRAY_SIZE(fixed_phy_port)) {
  1105. printf("ERROR: PHY (%s) not configured correctly!\n",
  1106. dev->name);
  1107. return -1;
  1108. }
  1109. } else {
  1110. speed = miiphy_speed(dev->name, reg);
  1111. duplex = miiphy_duplex(dev->name, reg);
  1112. }
  1113. if (hw_p->print_speed) {
  1114. hw_p->print_speed = 0;
  1115. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  1116. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  1117. hw_p->devnum);
  1118. }
  1119. #if defined(CONFIG_440) && \
  1120. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  1121. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1122. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  1123. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1124. mfsdr(sdr_mfr, reg);
  1125. if (speed == 100) {
  1126. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  1127. } else {
  1128. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  1129. }
  1130. mtsdr(sdr_mfr, reg);
  1131. #endif
  1132. /* Set ZMII/RGMII speed according to the phy link speed */
  1133. reg = in_be32((void *)ZMII_SSR);
  1134. if ( (speed == 100) || (speed == 1000) )
  1135. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  1136. else
  1137. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  1138. if ((devnum == 2) || (devnum == 3)) {
  1139. if (speed == 1000)
  1140. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  1141. else if (speed == 100)
  1142. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  1143. else if (speed == 10)
  1144. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  1145. else {
  1146. printf("Error in RGMII Speed\n");
  1147. return -1;
  1148. }
  1149. out_be32((void *)RGMII_SSR, reg);
  1150. }
  1151. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  1152. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1153. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1154. defined(CONFIG_405EX)
  1155. if (devnum >= 2)
  1156. rgmii_channel = devnum - 2;
  1157. else
  1158. rgmii_channel = devnum;
  1159. if (speed == 1000)
  1160. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V(rgmii_channel));
  1161. else if (speed == 100)
  1162. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V(rgmii_channel));
  1163. else if (speed == 10)
  1164. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V(rgmii_channel));
  1165. else {
  1166. printf("Error in RGMII Speed\n");
  1167. return -1;
  1168. }
  1169. out_be32((void *)RGMII_SSR, reg);
  1170. #if defined(CONFIG_460GT)
  1171. if ((devnum == 2) || (devnum == 3))
  1172. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  1173. #endif
  1174. #endif
  1175. /* set the Mal configuration reg */
  1176. #if defined(CONFIG_440GX) || \
  1177. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1178. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1179. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1180. defined(CONFIG_405EX)
  1181. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  1182. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  1183. #else
  1184. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  1185. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  1186. if (get_pvr() == PVR_440GP_RB) {
  1187. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  1188. }
  1189. #endif
  1190. /*
  1191. * Malloc MAL buffer desciptors, make sure they are
  1192. * aligned on cache line boundary size
  1193. * (401/403/IOP480 = 16, 405 = 32)
  1194. * and doesn't cross cache block boundaries.
  1195. */
  1196. if (hw_p->first_init == 0) {
  1197. debug("*** Allocating descriptor memory ***\n");
  1198. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  1199. if (!bd_cached) {
  1200. printf("%s: Error allocating MAL descriptor buffers!\n", __func__);
  1201. return -1;
  1202. }
  1203. #ifdef CONFIG_4xx_DCACHE
  1204. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  1205. if (!last_used_ea)
  1206. #if defined(CONFIG_SYS_MEM_TOP_HIDE)
  1207. bd_uncached = bis->bi_memsize + CONFIG_SYS_MEM_TOP_HIDE;
  1208. #else
  1209. bd_uncached = bis->bi_memsize;
  1210. #endif
  1211. else
  1212. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  1213. last_used_ea = bd_uncached;
  1214. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  1215. TLB_WORD2_I_ENABLE);
  1216. #else
  1217. bd_uncached = bd_cached;
  1218. #endif
  1219. hw_p->tx_phys = bd_cached;
  1220. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  1221. hw_p->tx = (mal_desc_t *)(bd_uncached);
  1222. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  1223. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  1224. }
  1225. for (i = 0; i < NUM_TX_BUFF; i++) {
  1226. hw_p->tx[i].ctrl = 0;
  1227. hw_p->tx[i].data_len = 0;
  1228. if (hw_p->first_init == 0)
  1229. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  1230. L1_CACHE_BYTES);
  1231. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  1232. if ((NUM_TX_BUFF - 1) == i)
  1233. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  1234. hw_p->tx_run[i] = -1;
  1235. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  1236. }
  1237. for (i = 0; i < NUM_RX_BUFF; i++) {
  1238. hw_p->rx[i].ctrl = 0;
  1239. hw_p->rx[i].data_len = 0;
  1240. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  1241. if ((NUM_RX_BUFF - 1) == i)
  1242. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  1243. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1244. hw_p->rx_ready[i] = -1;
  1245. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1246. }
  1247. reg = 0x00000000;
  1248. reg |= dev->enetaddr[0]; /* set high address */
  1249. reg = reg << 8;
  1250. reg |= dev->enetaddr[1];
  1251. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  1252. reg = 0x00000000;
  1253. reg |= dev->enetaddr[2]; /* set low address */
  1254. reg = reg << 8;
  1255. reg |= dev->enetaddr[3];
  1256. reg = reg << 8;
  1257. reg |= dev->enetaddr[4];
  1258. reg = reg << 8;
  1259. reg |= dev->enetaddr[5];
  1260. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1261. switch (devnum) {
  1262. case 1:
  1263. /* setup MAL tx & rx channel pointers */
  1264. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1265. mtdcr (maltxctp2r, hw_p->tx_phys);
  1266. #else
  1267. mtdcr (maltxctp1r, hw_p->tx_phys);
  1268. #endif
  1269. #if defined(CONFIG_440)
  1270. mtdcr (maltxbattr, 0x0);
  1271. mtdcr (malrxbattr, 0x0);
  1272. #endif
  1273. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1274. mtdcr (malrxctp8r, hw_p->rx_phys);
  1275. /* set RX buffer size */
  1276. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1277. #else
  1278. mtdcr (malrxctp1r, hw_p->rx_phys);
  1279. /* set RX buffer size */
  1280. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1281. #endif
  1282. break;
  1283. #if defined (CONFIG_440GX)
  1284. case 2:
  1285. /* setup MAL tx & rx channel pointers */
  1286. mtdcr (maltxbattr, 0x0);
  1287. mtdcr (malrxbattr, 0x0);
  1288. mtdcr (maltxctp2r, hw_p->tx_phys);
  1289. mtdcr (malrxctp2r, hw_p->rx_phys);
  1290. /* set RX buffer size */
  1291. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1292. break;
  1293. case 3:
  1294. /* setup MAL tx & rx channel pointers */
  1295. mtdcr (maltxbattr, 0x0);
  1296. mtdcr (maltxctp3r, hw_p->tx_phys);
  1297. mtdcr (malrxbattr, 0x0);
  1298. mtdcr (malrxctp3r, hw_p->rx_phys);
  1299. /* set RX buffer size */
  1300. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1301. break;
  1302. #endif /* CONFIG_440GX */
  1303. #if defined (CONFIG_460GT)
  1304. case 2:
  1305. /* setup MAL tx & rx channel pointers */
  1306. mtdcr (maltxbattr, 0x0);
  1307. mtdcr (malrxbattr, 0x0);
  1308. mtdcr (maltxctp2r, hw_p->tx_phys);
  1309. mtdcr (malrxctp16r, hw_p->rx_phys);
  1310. /* set RX buffer size */
  1311. mtdcr (malrcbs16, ENET_MAX_MTU_ALIGNED / 16);
  1312. break;
  1313. case 3:
  1314. /* setup MAL tx & rx channel pointers */
  1315. mtdcr (maltxbattr, 0x0);
  1316. mtdcr (malrxbattr, 0x0);
  1317. mtdcr (maltxctp3r, hw_p->tx_phys);
  1318. mtdcr (malrxctp24r, hw_p->rx_phys);
  1319. /* set RX buffer size */
  1320. mtdcr (malrcbs24, ENET_MAX_MTU_ALIGNED / 16);
  1321. break;
  1322. #endif /* CONFIG_460GT */
  1323. case 0:
  1324. default:
  1325. /* setup MAL tx & rx channel pointers */
  1326. #if defined(CONFIG_440)
  1327. mtdcr (maltxbattr, 0x0);
  1328. mtdcr (malrxbattr, 0x0);
  1329. #endif
  1330. mtdcr (maltxctp0r, hw_p->tx_phys);
  1331. mtdcr (malrxctp0r, hw_p->rx_phys);
  1332. /* set RX buffer size */
  1333. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1334. break;
  1335. }
  1336. /* Enable MAL transmit and receive channels */
  1337. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1338. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1339. #else
  1340. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1341. #endif
  1342. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1343. /* set transmit enable & receive enable */
  1344. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1345. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1346. /* set rx-/tx-fifo size */
  1347. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1348. /* set speed */
  1349. if (speed == _1000BASET) {
  1350. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1351. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1352. unsigned long pfc1;
  1353. mfsdr (sdr_pfc1, pfc1);
  1354. pfc1 |= SDR0_PFC1_EM_1000;
  1355. mtsdr (sdr_pfc1, pfc1);
  1356. #endif
  1357. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1358. } else if (speed == _100BASET)
  1359. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1360. else
  1361. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1362. if (duplex == FULL)
  1363. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1364. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1365. /* Enable broadcast and indvidual address */
  1366. /* TBS: enabling runts as some misbehaved nics will send runts */
  1367. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1368. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1369. /* set transmit request threshold register */
  1370. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1371. /* set receive low/high water mark register */
  1372. #if defined(CONFIG_440)
  1373. /* 440s has a 64 byte burst length */
  1374. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1375. #else
  1376. /* 405s have a 16 byte burst length */
  1377. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1378. #endif /* defined(CONFIG_440) */
  1379. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1380. /* Set fifo limit entry in tx mode 0 */
  1381. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1382. /* Frame gap set */
  1383. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1384. /* Set EMAC IER */
  1385. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1386. if (speed == _100BASET)
  1387. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1388. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1389. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1390. if (hw_p->first_init == 0) {
  1391. /*
  1392. * Connect interrupt service routines
  1393. */
  1394. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1395. (interrupt_handler_t *) enetInt, dev);
  1396. }
  1397. mtmsr (msr); /* enable interrupts again */
  1398. hw_p->bis = bis;
  1399. hw_p->first_init = 1;
  1400. return 0;
  1401. }
  1402. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1403. int len)
  1404. {
  1405. struct enet_frame *ef_ptr;
  1406. ulong time_start, time_now;
  1407. unsigned long temp_txm0;
  1408. EMAC_4XX_HW_PST hw_p = dev->priv;
  1409. ef_ptr = (struct enet_frame *) ptr;
  1410. /*-----------------------------------------------------------------------+
  1411. * Copy in our address into the frame.
  1412. *-----------------------------------------------------------------------*/
  1413. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1414. /*-----------------------------------------------------------------------+
  1415. * If frame is too long or too short, modify length.
  1416. *-----------------------------------------------------------------------*/
  1417. /* TBS: where does the fragment go???? */
  1418. if (len > ENET_MAX_MTU)
  1419. len = ENET_MAX_MTU;
  1420. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1421. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1422. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1423. /*-----------------------------------------------------------------------+
  1424. * set TX Buffer busy, and send it
  1425. *-----------------------------------------------------------------------*/
  1426. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1427. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1428. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1429. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1430. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1431. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1432. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1433. sync();
  1434. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1435. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1436. #ifdef INFO_4XX_ENET
  1437. hw_p->stats.pkts_tx++;
  1438. #endif
  1439. /*-----------------------------------------------------------------------+
  1440. * poll unitl the packet is sent and then make sure it is OK
  1441. *-----------------------------------------------------------------------*/
  1442. time_start = get_timer (0);
  1443. while (1) {
  1444. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1445. /* loop until either TINT turns on or 3 seconds elapse */
  1446. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1447. /* transmit is done, so now check for errors
  1448. * If there is an error, an interrupt should
  1449. * happen when we return
  1450. */
  1451. time_now = get_timer (0);
  1452. if ((time_now - time_start) > 3000) {
  1453. return (-1);
  1454. }
  1455. } else {
  1456. return (len);
  1457. }
  1458. }
  1459. }
  1460. int enetInt (struct eth_device *dev)
  1461. {
  1462. int serviced;
  1463. int rc = -1; /* default to not us */
  1464. u32 mal_isr;
  1465. u32 emac_isr = 0;
  1466. u32 mal_eob;
  1467. u32 uic_mal;
  1468. u32 uic_mal_err;
  1469. u32 uic_emac;
  1470. u32 uic_emac_b;
  1471. EMAC_4XX_HW_PST hw_p;
  1472. /*
  1473. * Because the mal is generic, we need to get the current
  1474. * eth device
  1475. */
  1476. #if defined(CONFIG_NET_MULTI)
  1477. dev = eth_get_dev();
  1478. #else
  1479. dev = emac0_dev;
  1480. #endif
  1481. hw_p = dev->priv;
  1482. /* enter loop that stays in interrupt code until nothing to service */
  1483. do {
  1484. serviced = 0;
  1485. uic_mal = mfdcr(UIC_BASE_MAL + UIC_MSR);
  1486. uic_mal_err = mfdcr(UIC_BASE_MAL_ERR + UIC_MSR);
  1487. uic_emac = mfdcr(UIC_BASE_EMAC + UIC_MSR);
  1488. uic_emac_b = mfdcr(UIC_BASE_EMAC_B + UIC_MSR);
  1489. if (!(uic_mal & (UIC_MAL_RXEOB | UIC_MAL_TXEOB))
  1490. && !(uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE))
  1491. && !(uic_emac & UIC_ETHx) && !(uic_emac_b & UIC_ETHxB)) {
  1492. /* not for us */
  1493. return (rc);
  1494. }
  1495. /* get and clear controller status interrupts */
  1496. /* look at MAL and EMAC error interrupts */
  1497. if (uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)) {
  1498. /* we have a MAL error interrupt */
  1499. mal_isr = mfdcr(malesr);
  1500. mal_err(dev, mal_isr, uic_mal_err,
  1501. MAL_UIC_DEF, MAL_UIC_ERR);
  1502. /* clear MAL error interrupt status bits */
  1503. mtdcr(UIC_BASE_MAL_ERR + UIC_SR,
  1504. UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE);
  1505. return -1;
  1506. }
  1507. /* look for EMAC errors */
  1508. if ((uic_emac & UIC_ETHx) || (uic_emac_b & UIC_ETHxB)) {
  1509. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1510. emac_err(dev, emac_isr);
  1511. /* clear EMAC error interrupt status bits */
  1512. mtdcr(UIC_BASE_EMAC + UIC_SR, UIC_ETHx);
  1513. mtdcr(UIC_BASE_EMAC_B + UIC_SR, UIC_ETHxB);
  1514. return -1;
  1515. }
  1516. /* handle MAX TX EOB interrupt from a tx */
  1517. if (uic_mal & UIC_MAL_TXEOB) {
  1518. /* clear MAL interrupt status bits */
  1519. mal_eob = mfdcr(maltxeobisr);
  1520. mtdcr(maltxeobisr, mal_eob);
  1521. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_TXEOB);
  1522. /* indicate that we serviced an interrupt */
  1523. serviced = 1;
  1524. rc = 0;
  1525. }
  1526. /* handle MAL RX EOB interupt from a receive */
  1527. /* check for EOB on valid channels */
  1528. if (uic_mal & UIC_MAL_RXEOB) {
  1529. mal_eob = mfdcr(malrxeobisr);
  1530. if (mal_eob &
  1531. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL))) {
  1532. /* push packet to upper layer */
  1533. enet_rcv(dev, emac_isr);
  1534. /* clear MAL interrupt status bits */
  1535. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_RXEOB);
  1536. /* indicate that we serviced an interrupt */
  1537. serviced = 1;
  1538. rc = 0;
  1539. }
  1540. }
  1541. } while (serviced);
  1542. return (rc);
  1543. }
  1544. /*-----------------------------------------------------------------------------+
  1545. * MAL Error Routine
  1546. *-----------------------------------------------------------------------------*/
  1547. static void mal_err (struct eth_device *dev, unsigned long isr,
  1548. unsigned long uic, unsigned long maldef,
  1549. unsigned long mal_errr)
  1550. {
  1551. EMAC_4XX_HW_PST hw_p = dev->priv;
  1552. mtdcr (malesr, isr); /* clear interrupt */
  1553. /* clear DE interrupt */
  1554. mtdcr (maltxdeir, 0xC0000000);
  1555. mtdcr (malrxdeir, 0x80000000);
  1556. #ifdef INFO_4XX_ENET
  1557. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1558. #endif
  1559. eth_init (hw_p->bis); /* start again... */
  1560. }
  1561. /*-----------------------------------------------------------------------------+
  1562. * EMAC Error Routine
  1563. *-----------------------------------------------------------------------------*/
  1564. static void emac_err (struct eth_device *dev, unsigned long isr)
  1565. {
  1566. EMAC_4XX_HW_PST hw_p = dev->priv;
  1567. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1568. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1569. }
  1570. /*-----------------------------------------------------------------------------+
  1571. * enet_rcv() handles the ethernet receive data
  1572. *-----------------------------------------------------------------------------*/
  1573. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1574. {
  1575. struct enet_frame *ef_ptr;
  1576. unsigned long data_len;
  1577. unsigned long rx_eob_isr;
  1578. EMAC_4XX_HW_PST hw_p = dev->priv;
  1579. int handled = 0;
  1580. int i;
  1581. int loop_count = 0;
  1582. rx_eob_isr = mfdcr (malrxeobisr);
  1583. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1584. /* clear EOB */
  1585. mtdcr (malrxeobisr, rx_eob_isr);
  1586. /* EMAC RX done */
  1587. while (1) { /* do all */
  1588. i = hw_p->rx_slot;
  1589. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1590. || (loop_count >= NUM_RX_BUFF))
  1591. break;
  1592. loop_count++;
  1593. handled++;
  1594. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1595. if (data_len) {
  1596. if (data_len > ENET_MAX_MTU) /* Check len */
  1597. data_len = 0;
  1598. else {
  1599. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1600. data_len = 0;
  1601. hw_p->stats.rx_err_log[hw_p->
  1602. rx_err_index]
  1603. = hw_p->rx[i].ctrl;
  1604. hw_p->rx_err_index++;
  1605. if (hw_p->rx_err_index ==
  1606. MAX_ERR_LOG)
  1607. hw_p->rx_err_index =
  1608. 0;
  1609. } /* emac_erros */
  1610. } /* data_len < max mtu */
  1611. } /* if data_len */
  1612. if (!data_len) { /* no data */
  1613. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1614. hw_p->stats.data_len_err++; /* Error at Rx */
  1615. }
  1616. /* !data_len */
  1617. /* AS.HARNOIS */
  1618. /* Check if user has already eaten buffer */
  1619. /* if not => ERROR */
  1620. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1621. if (hw_p->is_receiving)
  1622. printf ("ERROR : Receive buffers are full!\n");
  1623. break;
  1624. } else {
  1625. hw_p->stats.rx_frames++;
  1626. hw_p->stats.rx += data_len;
  1627. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1628. data_ptr;
  1629. #ifdef INFO_4XX_ENET
  1630. hw_p->stats.pkts_rx++;
  1631. #endif
  1632. /* AS.HARNOIS
  1633. * use ring buffer
  1634. */
  1635. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1636. hw_p->rx_i_index++;
  1637. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1638. hw_p->rx_i_index = 0;
  1639. hw_p->rx_slot++;
  1640. if (NUM_RX_BUFF == hw_p->rx_slot)
  1641. hw_p->rx_slot = 0;
  1642. /* AS.HARNOIS
  1643. * free receive buffer only when
  1644. * buffer has been handled (eth_rx)
  1645. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1646. */
  1647. } /* if data_len */
  1648. } /* while */
  1649. } /* if EMACK_RXCHL */
  1650. }
  1651. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1652. {
  1653. int length;
  1654. int user_index;
  1655. unsigned long msr;
  1656. EMAC_4XX_HW_PST hw_p = dev->priv;
  1657. hw_p->is_receiving = 1; /* tell driver */
  1658. for (;;) {
  1659. /* AS.HARNOIS
  1660. * use ring buffer and
  1661. * get index from rx buffer desciptor queue
  1662. */
  1663. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1664. if (user_index == -1) {
  1665. length = -1;
  1666. break; /* nothing received - leave for() loop */
  1667. }
  1668. msr = mfmsr ();
  1669. mtmsr (msr & ~(MSR_EE));
  1670. length = hw_p->rx[user_index].data_len & 0x0fff;
  1671. /* Pass the packet up to the protocol layers. */
  1672. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1673. /* NetReceive(NetRxPackets[i], length); */
  1674. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1675. (u32)hw_p->rx[user_index].data_ptr +
  1676. length - 4);
  1677. NetReceive (NetRxPackets[user_index], length - 4);
  1678. /* Free Recv Buffer */
  1679. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1680. /* Free rx buffer descriptor queue */
  1681. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1682. hw_p->rx_u_index++;
  1683. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1684. hw_p->rx_u_index = 0;
  1685. #ifdef INFO_4XX_ENET
  1686. hw_p->stats.pkts_handled++;
  1687. #endif
  1688. mtmsr (msr); /* Enable IRQ's */
  1689. }
  1690. hw_p->is_receiving = 0; /* tell driver */
  1691. return length;
  1692. }
  1693. int ppc_4xx_eth_initialize (bd_t * bis)
  1694. {
  1695. static int virgin = 0;
  1696. struct eth_device *dev;
  1697. int eth_num = 0;
  1698. EMAC_4XX_HW_PST hw = NULL;
  1699. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1700. u32 hw_addr[4];
  1701. u32 mal_ier;
  1702. #if defined(CONFIG_440GX)
  1703. unsigned long pfc1;
  1704. mfsdr (sdr_pfc1, pfc1);
  1705. pfc1 &= ~(0x01e00000);
  1706. pfc1 |= 0x01200000;
  1707. mtsdr (sdr_pfc1, pfc1);
  1708. #endif
  1709. /* first clear all mac-addresses */
  1710. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1711. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1712. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1713. int ethaddr_idx = eth_num + CONFIG_EMAC_NR_START;
  1714. switch (eth_num) {
  1715. default: /* fall through */
  1716. case 0:
  1717. eth_getenv_enetaddr("ethaddr", ethaddr[ethaddr_idx]);
  1718. hw_addr[eth_num] = 0x0;
  1719. break;
  1720. #ifdef CONFIG_HAS_ETH1
  1721. case 1:
  1722. eth_getenv_enetaddr("eth1addr", ethaddr[ethaddr_idx]);
  1723. hw_addr[eth_num] = 0x100;
  1724. break;
  1725. #endif
  1726. #ifdef CONFIG_HAS_ETH2
  1727. case 2:
  1728. eth_getenv_enetaddr("eth2addr", ethaddr[ethaddr_idx]);
  1729. #if defined(CONFIG_460GT)
  1730. hw_addr[eth_num] = 0x300;
  1731. #else
  1732. hw_addr[eth_num] = 0x400;
  1733. #endif
  1734. break;
  1735. #endif
  1736. #ifdef CONFIG_HAS_ETH3
  1737. case 3:
  1738. eth_getenv_enetaddr("eth3addr", ethaddr[ethaddr_idx]);
  1739. #if defined(CONFIG_460GT)
  1740. hw_addr[eth_num] = 0x400;
  1741. #else
  1742. hw_addr[eth_num] = 0x600;
  1743. #endif
  1744. break;
  1745. #endif
  1746. }
  1747. }
  1748. /* set phy num and mode */
  1749. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1750. bis->bi_phymode[0] = 0;
  1751. #if defined(CONFIG_PHY1_ADDR)
  1752. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1753. bis->bi_phymode[1] = 0;
  1754. #endif
  1755. #if defined(CONFIG_440GX)
  1756. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1757. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1758. bis->bi_phymode[2] = 2;
  1759. bis->bi_phymode[3] = 2;
  1760. #endif
  1761. #if defined(CONFIG_440GX) || \
  1762. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1763. defined(CONFIG_405EX)
  1764. ppc_4xx_eth_setup_bridge(0, bis);
  1765. #endif
  1766. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1767. /*
  1768. * See if we can actually bring up the interface,
  1769. * otherwise, skip it
  1770. */
  1771. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1772. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1773. continue;
  1774. }
  1775. /* Allocate device structure */
  1776. dev = (struct eth_device *) malloc (sizeof (*dev));
  1777. if (dev == NULL) {
  1778. printf ("ppc_4xx_eth_initialize: "
  1779. "Cannot allocate eth_device %d\n", eth_num);
  1780. return (-1);
  1781. }
  1782. memset(dev, 0, sizeof(*dev));
  1783. /* Allocate our private use data */
  1784. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1785. if (hw == NULL) {
  1786. printf ("ppc_4xx_eth_initialize: "
  1787. "Cannot allocate private hw data for eth_device %d",
  1788. eth_num);
  1789. free (dev);
  1790. return (-1);
  1791. }
  1792. memset(hw, 0, sizeof(*hw));
  1793. hw->hw_addr = hw_addr[eth_num];
  1794. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1795. hw->devnum = eth_num;
  1796. hw->print_speed = 1;
  1797. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1798. dev->priv = (void *) hw;
  1799. dev->init = ppc_4xx_eth_init;
  1800. dev->halt = ppc_4xx_eth_halt;
  1801. dev->send = ppc_4xx_eth_send;
  1802. dev->recv = ppc_4xx_eth_rx;
  1803. if (0 == virgin) {
  1804. /* set the MAL IER ??? names may change with new spec ??? */
  1805. #if defined(CONFIG_440SPE) || \
  1806. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1807. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1808. defined(CONFIG_405EX)
  1809. mal_ier =
  1810. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1811. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1812. #else
  1813. mal_ier =
  1814. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1815. MAL_IER_OPBE | MAL_IER_PLBE;
  1816. #endif
  1817. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1818. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1819. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1820. mtdcr (malier, mal_ier);
  1821. /* install MAL interrupt handler */
  1822. irq_install_handler (VECNUM_MAL_SERR,
  1823. (interrupt_handler_t *) enetInt,
  1824. dev);
  1825. irq_install_handler (VECNUM_MAL_TXEOB,
  1826. (interrupt_handler_t *) enetInt,
  1827. dev);
  1828. irq_install_handler (VECNUM_MAL_RXEOB,
  1829. (interrupt_handler_t *) enetInt,
  1830. dev);
  1831. irq_install_handler (VECNUM_MAL_TXDE,
  1832. (interrupt_handler_t *) enetInt,
  1833. dev);
  1834. irq_install_handler (VECNUM_MAL_RXDE,
  1835. (interrupt_handler_t *) enetInt,
  1836. dev);
  1837. virgin = 1;
  1838. }
  1839. #if defined(CONFIG_NET_MULTI)
  1840. eth_register (dev);
  1841. #else
  1842. emac0_dev = dev;
  1843. #endif
  1844. #if defined(CONFIG_NET_MULTI)
  1845. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1846. miiphy_register (dev->name,
  1847. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1848. #endif
  1849. #endif
  1850. } /* end for each supported device */
  1851. return 0;
  1852. }
  1853. #if !defined(CONFIG_NET_MULTI)
  1854. void eth_halt (void) {
  1855. if (emac0_dev) {
  1856. ppc_4xx_eth_halt(emac0_dev);
  1857. free(emac0_dev);
  1858. emac0_dev = NULL;
  1859. }
  1860. }
  1861. int eth_init (bd_t *bis)
  1862. {
  1863. ppc_4xx_eth_initialize(bis);
  1864. if (emac0_dev) {
  1865. return ppc_4xx_eth_init(emac0_dev, bis);
  1866. } else {
  1867. printf("ERROR: ethaddr not set!\n");
  1868. return -1;
  1869. }
  1870. }
  1871. int eth_send(volatile void *packet, int length)
  1872. {
  1873. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1874. }
  1875. int eth_rx(void)
  1876. {
  1877. return (ppc_4xx_eth_rx(emac0_dev));
  1878. }
  1879. int emac4xx_miiphy_initialize (bd_t * bis)
  1880. {
  1881. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1882. miiphy_register ("ppc_4xx_eth0",
  1883. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1884. #endif
  1885. return 0;
  1886. }
  1887. #endif /* !defined(CONFIG_NET_MULTI) */