tqm8xx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #if 0
  24. #define DEBUG
  25. #endif
  26. #include <common.h>
  27. #include <mpc8xx.h>
  28. #ifdef CONFIG_PS2MULT
  29. #include <ps2mult.h>
  30. #endif
  31. DECLARE_GLOBAL_DATA_PTR;
  32. static long int dram_size (long int, long int *, long int);
  33. #define _NOT_USED_ 0xFFFFFFFF
  34. const uint sdram_table[] =
  35. {
  36. /*
  37. * Single Read. (Offset 0 in UPMA RAM)
  38. */
  39. 0x1F0DFC04, 0xEEAFBC04, 0x11AF7C04, 0xEFBAFC00,
  40. 0x1FF5FC47, /* last */
  41. /*
  42. * SDRAM Initialization (offset 5 in UPMA RAM)
  43. *
  44. * This is no UPM entry point. The following definition uses
  45. * the remaining space to establish an initialization
  46. * sequence, which is executed by a RUN command.
  47. *
  48. */
  49. 0x1FF5FC34, 0xEFEABC34, 0x1FB57C35, /* last */
  50. /*
  51. * Burst Read. (Offset 8 in UPMA RAM)
  52. */
  53. 0x1F0DFC04, 0xEEAFBC04, 0x10AF7C04, 0xF0AFFC00,
  54. 0xF0AFFC00, 0xF1AFFC00, 0xEFBAFC00, 0x1FF5FC47, /* last */
  55. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  56. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  57. /*
  58. * Single Write. (Offset 18 in UPMA RAM)
  59. */
  60. 0x1F0DFC04, 0xEEABBC00, 0x01B27C04, 0x1FF5FC47, /* last */
  61. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  62. /*
  63. * Burst Write. (Offset 20 in UPMA RAM)
  64. */
  65. 0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,
  66. 0xF0AFFC00, 0xE1BAFC04, 0x1FF5FC47, /* last */
  67. _NOT_USED_,
  68. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  69. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  70. /*
  71. * Refresh (Offset 30 in UPMA RAM)
  72. */
  73. 0x1FFD7C84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  74. 0xFFFFFC84, 0xFFFFFC07, /* last */
  75. _NOT_USED_, _NOT_USED_,
  76. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  77. /*
  78. * Exception. (Offset 3c in UPMA RAM)
  79. */
  80. 0x7FFFFC07, /* last */
  81. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  82. };
  83. /* ------------------------------------------------------------------------- */
  84. /*
  85. * Check Board Identity:
  86. *
  87. * Test TQ ID string (TQM8xx...)
  88. * If present, check for "L" type (no second DRAM bank),
  89. * otherwise "L" type is assumed as default.
  90. *
  91. * Set board_type to 'L' for "L" type, 'M' for "M" type, 0 else.
  92. */
  93. int checkboard (void)
  94. {
  95. char *s = getenv ("serial#");
  96. puts ("Board: ");
  97. if (!s || strncmp (s, "TQM8", 4)) {
  98. puts ("### No HW ID - assuming TQM8xxL\n");
  99. return (0);
  100. }
  101. if ((*(s + 6) == 'L')) { /* a TQM8xxL type */
  102. gd->board_type = 'L';
  103. }
  104. if ((*(s + 6) == 'M')) { /* a TQM8xxM type */
  105. gd->board_type = 'M';
  106. }
  107. if ((*(s + 6) == 'D')) { /* a TQM885D type */
  108. gd->board_type = 'D';
  109. }
  110. for (; *s; ++s) {
  111. if (*s == ' ')
  112. break;
  113. putc (*s);
  114. }
  115. #ifdef CONFIG_VIRTLAB2
  116. puts (" (Virtlab2)");
  117. #endif
  118. putc ('\n');
  119. return (0);
  120. }
  121. /* ------------------------------------------------------------------------- */
  122. long int initdram (int board_type)
  123. {
  124. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  125. volatile memctl8xx_t *memctl = &immap->im_memctl;
  126. long int size8, size9, size10;
  127. long int size_b0 = 0;
  128. long int size_b1 = 0;
  129. upmconfig (UPMA, (uint *) sdram_table,
  130. sizeof (sdram_table) / sizeof (uint));
  131. /*
  132. * Preliminary prescaler for refresh (depends on number of
  133. * banks): This value is selected for four cycles every 62.4 us
  134. * with two SDRAM banks or four cycles every 31.2 us with one
  135. * bank. It will be adjusted after memory sizing.
  136. */
  137. memctl->memc_mptpr = CFG_MPTPR_2BK_8K;
  138. /*
  139. * The following value is used as an address (i.e. opcode) for
  140. * the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
  141. * the port size is 32bit the SDRAM does NOT "see" the lower two
  142. * address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
  143. * MICRON SDRAMs:
  144. * -> 0 00 010 0 010
  145. * | | | | +- Burst Length = 4
  146. * | | | +----- Burst Type = Sequential
  147. * | | +------- CAS Latency = 2
  148. * | +----------- Operating Mode = Standard
  149. * +-------------- Write Burst Mode = Programmed Burst Length
  150. */
  151. memctl->memc_mar = 0x00000088;
  152. /*
  153. * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at
  154. * preliminary addresses - these have to be modified after the
  155. * SDRAM size has been determined.
  156. */
  157. memctl->memc_or2 = CFG_OR2_PRELIM;
  158. memctl->memc_br2 = CFG_BR2_PRELIM;
  159. #ifndef CONFIG_CAN_DRIVER
  160. if ((board_type != 'L') &&
  161. (board_type != 'M') &&
  162. (board_type != 'D') ) { /* "L" and "M" type boards have only one bank SDRAM */
  163. memctl->memc_or3 = CFG_OR3_PRELIM;
  164. memctl->memc_br3 = CFG_BR3_PRELIM;
  165. }
  166. #endif /* CONFIG_CAN_DRIVER */
  167. memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */
  168. udelay (200);
  169. /* perform SDRAM initializsation sequence */
  170. memctl->memc_mcr = 0x80004105; /* SDRAM bank 0 */
  171. udelay (1);
  172. memctl->memc_mcr = 0x80004230; /* SDRAM bank 0 - execute twice */
  173. udelay (1);
  174. #ifndef CONFIG_CAN_DRIVER
  175. if ((board_type != 'L') &&
  176. (board_type != 'M') &&
  177. (board_type != 'D') ) { /* "L" and "M" type boards have only one bank SDRAM */
  178. memctl->memc_mcr = 0x80006105; /* SDRAM bank 1 */
  179. udelay (1);
  180. memctl->memc_mcr = 0x80006230; /* SDRAM bank 1 - execute twice */
  181. udelay (1);
  182. }
  183. #endif /* CONFIG_CAN_DRIVER */
  184. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  185. udelay (1000);
  186. /*
  187. * Check Bank 0 Memory Size for re-configuration
  188. *
  189. * try 8 column mode
  190. */
  191. size8 = dram_size (CFG_MAMR_8COL, SDRAM_BASE2_PRELIM,
  192. SDRAM_MAX_SIZE);
  193. debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size8 >> 20);
  194. udelay (1000);
  195. /*
  196. * try 9 column mode
  197. */
  198. size9 = dram_size (CFG_MAMR_9COL, SDRAM_BASE2_PRELIM,
  199. SDRAM_MAX_SIZE);
  200. debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size9 >> 20);
  201. udelay(1000);
  202. #if defined(CFG_MAMR_10COL)
  203. /*
  204. * try 10 column mode
  205. */
  206. size10 = dram_size (CFG_MAMR_10COL, (ulong *) SDRAM_BASE2_PRELIM,
  207. SDRAM_MAX_SIZE);
  208. debug ("SDRAM Bank 0 in 10 column mode: %ld MB\n", size10 >> 20);
  209. #else
  210. size10 = 0;
  211. #endif /* CFG_MAMR_10COL */
  212. if ((size8 < size10) && (size9 < size10)) {
  213. size_b0 = size10;
  214. } else if ((size8 < size9) && (size10 < size9)) {
  215. size_b0 = size9;
  216. memctl->memc_mamr = CFG_MAMR_9COL;
  217. udelay (500);
  218. } else {
  219. size_b0 = size8;
  220. memctl->memc_mamr = CFG_MAMR_8COL;
  221. udelay (500);
  222. }
  223. debug ("SDRAM Bank 0: %ld MB\n", size_b0 >> 20);
  224. #ifndef CONFIG_CAN_DRIVER
  225. if ((board_type != 'L') &&
  226. (board_type != 'M') &&
  227. (board_type != 'D') ) { /* "L" and "M" type boards have only one bank SDRAM */
  228. /*
  229. * Check Bank 1 Memory Size
  230. * use current column settings
  231. * [9 column SDRAM may also be used in 8 column mode,
  232. * but then only half the real size will be used.]
  233. */
  234. size_b1 = dram_size (memctl->memc_mamr, (long int *)SDRAM_BASE3_PRELIM,
  235. SDRAM_MAX_SIZE);
  236. debug ("SDRAM Bank 1: %ld MB\n", size_b1 >> 20);
  237. } else {
  238. size_b1 = 0;
  239. }
  240. #endif /* CONFIG_CAN_DRIVER */
  241. udelay (1000);
  242. /*
  243. * Adjust refresh rate depending on SDRAM type, both banks
  244. * For types > 128 MBit leave it at the current (fast) rate
  245. */
  246. if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {
  247. /* reduce to 15.6 us (62.4 us / quad) */
  248. memctl->memc_mptpr = CFG_MPTPR_2BK_4K;
  249. udelay (1000);
  250. }
  251. /*
  252. * Final mapping: map bigger bank first
  253. */
  254. if (size_b1 > size_b0) { /* SDRAM Bank 1 is bigger - map first */
  255. memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  256. memctl->memc_br3 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  257. if (size_b0 > 0) {
  258. /*
  259. * Position Bank 0 immediately above Bank 1
  260. */
  261. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  262. memctl->memc_br2 = ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  263. + size_b1;
  264. } else {
  265. unsigned long reg;
  266. /*
  267. * No bank 0
  268. *
  269. * invalidate bank
  270. */
  271. memctl->memc_br2 = 0;
  272. /* adjust refresh rate depending on SDRAM type, one bank */
  273. reg = memctl->memc_mptpr;
  274. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  275. memctl->memc_mptpr = reg;
  276. }
  277. } else { /* SDRAM Bank 0 is bigger - map first */
  278. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  279. memctl->memc_br2 =
  280. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  281. if (size_b1 > 0) {
  282. /*
  283. * Position Bank 1 immediately above Bank 0
  284. */
  285. memctl->memc_or3 =
  286. ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  287. memctl->memc_br3 =
  288. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  289. + size_b0;
  290. } else {
  291. unsigned long reg;
  292. #ifndef CONFIG_CAN_DRIVER
  293. /*
  294. * No bank 1
  295. *
  296. * invalidate bank
  297. */
  298. memctl->memc_br3 = 0;
  299. #endif /* CONFIG_CAN_DRIVER */
  300. /* adjust refresh rate depending on SDRAM type, one bank */
  301. reg = memctl->memc_mptpr;
  302. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  303. memctl->memc_mptpr = reg;
  304. }
  305. }
  306. udelay (10000);
  307. #ifdef CONFIG_CAN_DRIVER
  308. /* Initialize OR3 / BR3 */
  309. memctl->memc_or3 = CFG_OR3_CAN;
  310. memctl->memc_br3 = CFG_BR3_CAN;
  311. /* Initialize MBMR */
  312. memctl->memc_mbmr = MBMR_GPL_B4DIS; /* GPL_B4 ouput line Disable */
  313. /* Initialize UPMB for CAN: single read */
  314. memctl->memc_mdr = 0xFFFFC004;
  315. memctl->memc_mcr = 0x0100 | UPMB;
  316. memctl->memc_mdr = 0x0FFFD004;
  317. memctl->memc_mcr = 0x0101 | UPMB;
  318. memctl->memc_mdr = 0x0FFFC000;
  319. memctl->memc_mcr = 0x0102 | UPMB;
  320. memctl->memc_mdr = 0x3FFFC004;
  321. memctl->memc_mcr = 0x0103 | UPMB;
  322. memctl->memc_mdr = 0xFFFFDC05;
  323. memctl->memc_mcr = 0x0104 | UPMB;
  324. /* Initialize UPMB for CAN: single write */
  325. memctl->memc_mdr = 0xFFFCC004;
  326. memctl->memc_mcr = 0x0118 | UPMB;
  327. memctl->memc_mdr = 0xCFFCD004;
  328. memctl->memc_mcr = 0x0119 | UPMB;
  329. memctl->memc_mdr = 0x0FFCC000;
  330. memctl->memc_mcr = 0x011A | UPMB;
  331. memctl->memc_mdr = 0x7FFCC004;
  332. memctl->memc_mcr = 0x011B | UPMB;
  333. memctl->memc_mdr = 0xFFFDCC05;
  334. memctl->memc_mcr = 0x011C | UPMB;
  335. #endif /* CONFIG_CAN_DRIVER */
  336. #ifdef CONFIG_ISP1362_USB
  337. /* Initialize OR5 / BR5 */
  338. memctl->memc_or5 = CFG_OR5_ISP1362;
  339. memctl->memc_br5 = CFG_BR5_ISP1362;
  340. #endif /* CONFIG_ISP1362_USB */
  341. return (size_b0 + size_b1);
  342. }
  343. /* ------------------------------------------------------------------------- */
  344. /*
  345. * Check memory range for valid RAM. A simple memory test determines
  346. * the actually available RAM size between addresses `base' and
  347. * `base + maxsize'. Some (not all) hardware errors are detected:
  348. * - short between address lines
  349. * - short between data lines
  350. */
  351. static long int dram_size (long int mamr_value, long int *base, long int maxsize)
  352. {
  353. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  354. volatile memctl8xx_t *memctl = &immap->im_memctl;
  355. memctl->memc_mamr = mamr_value;
  356. return (get_ram_size(base, maxsize));
  357. }
  358. /* ------------------------------------------------------------------------- */
  359. #ifdef CONFIG_PS2MULT
  360. #ifdef CONFIG_HMI10
  361. #define BASE_BAUD ( 1843200 / 16 )
  362. struct serial_state rs_table[] = {
  363. { BASE_BAUD, 4, (void*)0xec140000 },
  364. { BASE_BAUD, 2, (void*)0xec150000 },
  365. { BASE_BAUD, 6, (void*)0xec160000 },
  366. { BASE_BAUD, 10, (void*)0xec170000 },
  367. };
  368. #ifdef CONFIG_BOARD_EARLY_INIT_R
  369. int board_early_init_r (void)
  370. {
  371. ps2mult_early_init();
  372. return (0);
  373. }
  374. #endif
  375. #endif /* CONFIG_HMI10 */
  376. #endif /* CONFIG_PS2MULT */
  377. /* ---------------------------------------------------------------------------- */
  378. /* HMI10 specific stuff */
  379. /* ---------------------------------------------------------------------------- */
  380. #ifdef CONFIG_HMI10
  381. int misc_init_r (void)
  382. {
  383. # ifdef CONFIG_IDE_LED
  384. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  385. /* Configure PA15 as output port */
  386. immap->im_ioport.iop_padir |= 0x0001;
  387. immap->im_ioport.iop_paodr |= 0x0001;
  388. immap->im_ioport.iop_papar &= ~0x0001;
  389. immap->im_ioport.iop_padat &= ~0x0001; /* turn it off */
  390. # endif
  391. return (0);
  392. }
  393. # ifdef CONFIG_IDE_LED
  394. void ide_led (uchar led, uchar status)
  395. {
  396. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  397. /* We have one led for both pcmcia slots */
  398. if (status) { /* led on */
  399. immap->im_ioport.iop_padat |= 0x0001;
  400. } else {
  401. immap->im_ioport.iop_padat &= ~0x0001;
  402. }
  403. }
  404. # endif
  405. #endif /* CONFIG_HMI10 */
  406. /* ---------------------------------------------------------------------------- */
  407. /* NSCU specific stuff */
  408. /* ---------------------------------------------------------------------------- */
  409. #ifdef CONFIG_NSCU
  410. int misc_init_r (void)
  411. {
  412. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  413. /* wake up ethernet module */
  414. immr->im_ioport.iop_pcpar &= ~0x0004; /* GPIO pin */
  415. immr->im_ioport.iop_pcdir |= 0x0004; /* output */
  416. immr->im_ioport.iop_pcso &= ~0x0004; /* for clarity */
  417. immr->im_ioport.iop_pcdat |= 0x0004; /* enable */
  418. return (0);
  419. }
  420. #endif /* CONFIG_NSCU */
  421. /* ------------------------------------------------------------------------- */