wandboard.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /*
  2. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. */
  11. #include <asm/arch/clock.h>
  12. #include <asm/arch/iomux.h>
  13. #include <asm/arch/imx-regs.h>
  14. #include <asm/arch/mx6-pins.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <asm/gpio.h>
  17. #include <asm/imx-common/iomux-v3.h>
  18. #include <asm/io.h>
  19. #include <asm/sizes.h>
  20. #include <common.h>
  21. #include <fsl_esdhc.h>
  22. #include <mmc.h>
  23. #include <miiphy.h>
  24. #include <netdev.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  27. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  28. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  29. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  30. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  31. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  32. #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  33. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  34. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  35. #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9)
  36. #define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
  37. int dram_init(void)
  38. {
  39. gd->ram_size = CONFIG_DDR_MB * SZ_1M;
  40. return 0;
  41. }
  42. static iomux_v3_cfg_t const uart1_pads[] = {
  43. MX6_PAD_CSI0_DAT10__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  44. MX6_PAD_CSI0_DAT11__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  45. };
  46. static iomux_v3_cfg_t const usdhc3_pads[] = {
  47. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  48. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  49. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  50. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  51. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  52. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  53. /* SOM MicroSD Card Detect */
  54. MX6_PAD_EIM_DA9__GPIO_3_9 | MUX_PAD_CTRL(NO_PAD_CTRL),
  55. };
  56. static iomux_v3_cfg_t const enet_pads[] = {
  57. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  58. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  59. MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  60. MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  61. MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  62. MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  63. MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  64. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  65. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  66. MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  67. MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  68. MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  69. MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  70. MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  71. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  72. /* AR8031 PHY Reset */
  73. MX6_PAD_EIM_D29__GPIO_3_29 | MUX_PAD_CTRL(NO_PAD_CTRL),
  74. };
  75. static void setup_iomux_uart(void)
  76. {
  77. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  78. }
  79. static void setup_iomux_enet(void)
  80. {
  81. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  82. /* Reset AR8031 PHY */
  83. gpio_direction_output(ETH_PHY_RESET, 0);
  84. udelay(500);
  85. gpio_set_value(ETH_PHY_RESET, 1);
  86. }
  87. static struct fsl_esdhc_cfg usdhc_cfg[1] = {
  88. {USDHC3_BASE_ADDR},
  89. };
  90. int board_mmc_getcd(struct mmc *mmc)
  91. {
  92. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  93. int ret = 0;
  94. switch (cfg->esdhc_base) {
  95. case USDHC3_BASE_ADDR:
  96. ret = !gpio_get_value(USDHC3_CD_GPIO);
  97. break;
  98. }
  99. return ret;
  100. }
  101. int board_mmc_init(bd_t *bis)
  102. {
  103. imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  104. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  105. usdhc_cfg[0].max_bus_width = 4;
  106. gpio_direction_input(USDHC3_CD_GPIO);
  107. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  108. }
  109. static int mx6_rgmii_rework(struct phy_device *phydev)
  110. {
  111. unsigned short val;
  112. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  113. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  114. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  115. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  116. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  117. val &= 0xffe3;
  118. val |= 0x18;
  119. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  120. /* introduce tx clock delay */
  121. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  122. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  123. val |= 0x0100;
  124. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  125. return 0;
  126. }
  127. int board_phy_config(struct phy_device *phydev)
  128. {
  129. mx6_rgmii_rework(phydev);
  130. if (phydev->drv->config)
  131. phydev->drv->config(phydev);
  132. return 0;
  133. }
  134. int board_eth_init(bd_t *bis)
  135. {
  136. int ret;
  137. setup_iomux_enet();
  138. ret = cpu_eth_init(bis);
  139. if (ret)
  140. printf("FEC MXC: %s:failed\n", __func__);
  141. return 0;
  142. }
  143. int board_early_init_f(void)
  144. {
  145. setup_iomux_uart();
  146. return 0;
  147. }
  148. int board_init(void)
  149. {
  150. /* address of boot parameters */
  151. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  152. return 0;
  153. }
  154. int checkboard(void)
  155. {
  156. puts("Board: Wandboard\n");
  157. return 0;
  158. }