inka4x0.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  36. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  37. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  38. #endif
  39. /*
  40. * Serial console configuration
  41. */
  42. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  43. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  44. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  45. /*
  46. * Supported commands
  47. */
  48. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_DHCP)
  49. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  50. #include <cmd_confdefs.h>
  51. #if (TEXT_BASE == 0xFFE00000) /* Boot low */
  52. # define CFG_LOWBOOT 1
  53. #endif
  54. /*
  55. * Autobooting
  56. */
  57. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  58. #define CONFIG_PREBOOT "echo;" \
  59. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  60. "echo"
  61. #undef CONFIG_BOOTARGS
  62. #define CONFIG_EXTRA_ENV_SETTINGS \
  63. "netdev=eth0\0" \
  64. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  65. "nfsroot=$(serverip):$(rootpath)\0" \
  66. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  67. "addip=setenv bootargs $(bootargs) " \
  68. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  69. ":$(hostname):$(netdev):off panic=1\0" \
  70. "flash_nfs=run nfsargs addip;" \
  71. "bootm $(kernel_addr)\0" \
  72. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  73. "rootpath=/opt/eldk/ppc_82xx\0" \
  74. ""
  75. #define CONFIG_BOOTCOMMAND "run net_nfs"
  76. /*
  77. * IPB Bus clocking configuration.
  78. */
  79. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  80. /*
  81. * Flash configuration
  82. */
  83. #define CFG_FLASH_BASE 0xFFE00000
  84. #define CFG_FLASH_SIZE 0x00200000 /* 2 MByte */
  85. #define CFG_MAX_FLASH_SECT 35 /* max num of sects on one chip */
  86. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) /* second sector */
  87. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  88. (= chip selects) */
  89. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  90. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  91. /*
  92. * Environment settings
  93. */
  94. #define CFG_ENV_IS_IN_FLASH 1
  95. #define CFG_ENV_SIZE 0x2000
  96. #define CFG_ENV_SECT_SIZE 0x2000
  97. #define CONFIG_ENV_OVERWRITE 1
  98. /*
  99. * Memory map
  100. */
  101. #define CFG_MBAR 0xF0000000
  102. #define CFG_SDRAM_BASE 0x00000000
  103. #define CFG_DEFAULT_MBAR 0x80000000
  104. #define CONFIG_MPC5200_DDR
  105. /* Use ON-Chip SRAM until RAM will be available */
  106. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  107. #ifdef CONFIG_POST
  108. /* preserve space for the post_word at end of on-chip SRAM */
  109. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  110. #else
  111. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  112. #endif
  113. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  114. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  115. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  116. #define CFG_MONITOR_BASE TEXT_BASE
  117. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  118. # define CFG_RAMBOOT 1
  119. #endif
  120. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  121. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  122. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  123. /*
  124. * Ethernet configuration
  125. */
  126. #define CONFIG_MPC5xxx_FEC 1
  127. /*
  128. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  129. */
  130. /* #define CONFIG_FEC_10MBIT 1 */
  131. #define CONFIG_PHY_ADDR 0x00
  132. /*
  133. * GPIO configuration
  134. *
  135. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  136. * Bit 0 (mask: 0x80000000): 1
  137. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  138. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  139. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  140. * EEPROM
  141. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  142. * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
  143. * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
  144. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  145. * tests.
  146. */
  147. #if defined (CONFIG_MINIFAP)
  148. #define CFG_GPS_PORT_CONFIG 0x93000004
  149. #else
  150. #define CFG_GPS_PORT_CONFIG 0x83000004
  151. #endif
  152. /*
  153. * RTC configuration
  154. */
  155. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  156. /*
  157. * Miscellaneous configurable options
  158. */
  159. #define CFG_LONGHELP /* undef to save memory */
  160. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  161. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  162. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  163. #else
  164. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  165. #endif
  166. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  167. #define CFG_MAXARGS 16 /* max number of command args */
  168. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  169. /* Enable an alternate, more extensive memory test */
  170. #define CFG_ALT_MEMTEST
  171. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  172. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  173. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  174. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  175. /*
  176. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  177. * which is normally part of the default commands (CFV_CMD_DFL)
  178. */
  179. #define CONFIG_LOOPW
  180. /*
  181. * Various low-level settings
  182. */
  183. #if defined(CONFIG_MPC5200)
  184. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  185. #define CFG_HID0_FINAL HID0_ICE
  186. #else
  187. #define CFG_HID0_INIT 0
  188. #define CFG_HID0_FINAL 0
  189. #endif
  190. #define CFG_BOOTCS_START CFG_FLASH_BASE
  191. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  192. #define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  193. #define CFG_CS0_START CFG_FLASH_BASE
  194. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  195. #define CFG_CS_BURST 0x00000000
  196. #define CFG_CS_DEADCYCLE 0x33333333
  197. #endif /* __CONFIG_H */