mpc512x.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2007 DENX Software Engineering
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * Derived from the MPC83xx header.
  14. */
  15. #ifndef __MPC512X_H__
  16. #define __MPC512X_H__
  17. #include <config.h>
  18. #if defined(CONFIG_E300)
  19. #include <asm/e300.h>
  20. #endif
  21. /* System reset offset (PowerPC standard)
  22. */
  23. #define EXC_OFF_SYS_RESET 0x0100
  24. #define _START_OFFSET EXC_OFF_SYS_RESET
  25. /* IMMRBAR - Internal Memory Register Base Address
  26. */
  27. #define CONFIG_DEFAULT_IMMR 0xFF400000 /* Default IMMR base address */
  28. #define IMMRBAR 0x0000 /* Register offset to immr */
  29. #define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base address mask */
  30. #define IMMRBAR_RES ~(IMMRBAR_BASE_ADDR)
  31. /* LAWBAR - Local Access Window Base Address Register
  32. */
  33. #define LPBAW 0x0020 /* Register offset to immr */
  34. #define LPCS0AW 0x0024
  35. #define LPCS1AW 0x0028
  36. #define LPCS2AW 0x002C
  37. #define LPCS3AW 0x0030
  38. #define LPCS4AW 0x0034
  39. #define LPCS5AW 0x0038
  40. #define LPCS6AW 0x003C
  41. #define LPCA7AW 0x0040
  42. #define SRAMBAR 0x00C4
  43. #define LPC_OFFSET 0x10000
  44. #define CS0_CONFIG 0x00000
  45. #define CS1_CONFIG 0x00004
  46. #define CS2_CONFIG 0x00008
  47. #define CS3_CONFIG 0x0000C
  48. #define CS4_CONFIG 0x00010
  49. #define CS5_CONFIG 0x00014
  50. #define CS6_CONFIG 0x00018
  51. #define CS7_CONFIG 0x0001C
  52. #define CS_CTRL 0x00020
  53. #define CS_CTRL_ME 0x01000000 /* CS Master Enable bit */
  54. #define CS_CTRL_IE 0x08000000 /* CS Interrupt Enable bit */
  55. /* SPRIDR - System Part and Revision ID Register
  56. */
  57. #define SPRIDR_PARTID 0xFFFF0000 /* Part Identification */
  58. #define SPRIDR_REVID 0x0000FFFF /* Revision Identification */
  59. #define SPR_5121E 0x80180000
  60. /* SPCR - System Priority Configuration Register
  61. */
  62. #define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable */
  63. #define SPCR_PCIHPE_SHIFT (31-3)
  64. #define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority */
  65. #define SPCR_PCIPR_SHIFT (31-7)
  66. #define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable */
  67. #define SPCR_TBEN_SHIFT (31-9)
  68. #define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority */
  69. #define SPCR_COREPR_SHIFT (31-11)
  70. /* SWCRR - System Watchdog Control Register
  71. */
  72. #define SWCRR 0x0904 /* Register offset to immr */
  73. #define SWCRR_SWTC 0xFFFF0000 /* Software Watchdog Time Count */
  74. #define SWCRR_SWEN 0x00000004 /* Watchdog Enable bit */
  75. #define SWCRR_SWRI 0x00000002 /* Software Watchdog Reset/Interrupt Select bit */
  76. #define SWCRR_SWPR 0x00000001 /* Software Watchdog Counter Prescale bit */
  77. #define SWCRR_RES ~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
  78. /* SWCNR - System Watchdog Counter Register
  79. */
  80. #define SWCNR 0x0908 /* Register offset to immr */
  81. #define SWCNR_SWCN 0x0000FFFF /* Software Watchdog Count mask */
  82. #define SWCNR_RES ~(SWCNR_SWCN)
  83. /* SWSRR - System Watchdog Service Register
  84. */
  85. #define SWSRR 0x090E /* Register offset to immr */
  86. /* ACR - Arbiter Configuration Register
  87. */
  88. #define ACR_COREDIS 0x10000000 /* Core disable */
  89. #define ACR_COREDIS_SHIFT (31-7)
  90. #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth */
  91. #define ACR_PIPE_DEP_SHIFT (31-15)
  92. #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count */
  93. #define ACR_PCI_RPTCNT_SHIFT (31-19)
  94. #define ACR_RPTCNT 0x00000700 /* Repeat count */
  95. #define ACR_RPTCNT_SHIFT (31-23)
  96. #define ACR_APARK 0x00000030 /* Address parking */
  97. #define ACR_APARK_SHIFT (31-27)
  98. #define ACR_PARKM 0x0000000F /* Parking master */
  99. #define ACR_PARKM_SHIFT (31-31)
  100. /* ATR - Arbiter Timers Register
  101. */
  102. #define ATR_DTO 0x00FF0000 /* Data time out */
  103. #define ATR_ATO 0x000000FF /* Address time out */
  104. /* AER - Arbiter Event Register
  105. */
  106. #define AER_ETEA 0x00000020 /* Transfer error */
  107. #define AER_RES 0x00000010 /* Reserved transfer type */
  108. #define AER_ECW 0x00000008 /* External control word transfer type */
  109. #define AER_AO 0x00000004 /* Address Only transfer type */
  110. #define AER_DTO 0x00000002 /* Data time out */
  111. #define AER_ATO 0x00000001 /* Address time out */
  112. /* AEATR - Arbiter Event Address Register
  113. */
  114. #define AEATR_EVENT 0x07000000 /* Event type */
  115. #define AEATR_MSTR_ID 0x001F0000 /* Master Id */
  116. #define AEATR_TBST 0x00000800 /* Transfer burst */
  117. #define AEATR_TSIZE 0x00000700 /* Transfer Size */
  118. #define AEATR_TTYPE 0x0000001F /* Transfer Type */
  119. /* RSR - Reset Status Register
  120. */
  121. #define RSR_SWSR 0x00002000 /* software soft reset */
  122. #define RSR_SWSR_SHIFT 13
  123. #define RSR_SWHR 0x00001000 /* software hard reset */
  124. #define RSR_SWHR_SHIFT 12
  125. #define RSR_JHRS 0x00000200 /* jtag hreset */
  126. #define RSR_JHRS_SHIFT 9
  127. #define RSR_JSRS 0x00000100 /* jtag sreset status */
  128. #define RSR_JSRS_SHIFT 8
  129. #define RSR_CSHR 0x00000010 /* checkstop reset status */
  130. #define RSR_CSHR_SHIFT 4
  131. #define RSR_SWRS 0x00000008 /* software watchdog reset status */
  132. #define RSR_SWRS_SHIFT 3
  133. #define RSR_BMRS 0x00000004 /* bus monitop reset status */
  134. #define RSR_BMRS_SHIFT 2
  135. #define RSR_SRS 0x00000002 /* soft reset status */
  136. #define RSR_SRS_SHIFT 1
  137. #define RSR_HRS 0x00000001 /* hard reset status */
  138. #define RSR_HRS_SHIFT 0
  139. #define RSR_RES ~(RSR_SWSR | RSR_SWHR |\
  140. RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS |\
  141. RSR_BMRS | RSR_SRS | RSR_HRS)
  142. /* RMR - Reset Mode Register
  143. */
  144. #define RMR_CSRE 0x00000001 /* checkstop reset enable */
  145. #define RMR_CSRE_SHIFT 0
  146. #define RMR_RES ~(RMR_CSRE)
  147. /* RCR - Reset Control Register
  148. */
  149. #define RCR_SWHR 0x00000002 /* software hard reset */
  150. #define RCR_SWSR 0x00000001 /* software soft reset */
  151. #define RCR_RES ~(RCR_SWHR | RCR_SWSR)
  152. /* RCER - Reset Control Enable Register
  153. */
  154. #define RCER_CRE 0x00000001 /* software hard reset */
  155. #define RCER_RES ~(RCER_CRE)
  156. /* SPMR - System PLL Mode Register
  157. */
  158. #define SPMR_SPMF 0x0F000000
  159. #define SPMR_SPMF_SHIFT 24
  160. #define SPMR_CPMF 0x000F0000
  161. #define SPMR_CPMF_SHIFT 16
  162. /* SCFR1 System Clock Frequency Register 1
  163. */
  164. #define SCFR1_IPS_DIV 0x2
  165. #define SCFR1_IPS_DIV_MASK 0x03800000
  166. #define SCFR1_IPS_DIV_SHIFT 23
  167. /* SCFR2 System Clock Frequency Register 2
  168. */
  169. #define SCFR2_SYS_DIV 0xFC000000
  170. #define SCFR2_SYS_DIV_SHIFT 26
  171. /* SCCR - System Clock Control Registers
  172. */
  173. /* System Clock Control Register 1 commands */
  174. #define CLOCK_SCCR1_CFG_EN 0x80000000
  175. #define CLOCK_SCCR1_LPC_EN 0x40000000
  176. #define CLOCK_SCCR1_NFC_EN 0x20000000
  177. #define CLOCK_SCCR1_PATA_EN 0x10000000
  178. #define CLOCK_SCCR1_PSC_EN(cn) (0x08000000 >> (cn))
  179. #define CLOCK_SCCR1_PSCFIFO_EN 0x00008000
  180. #define CLOCK_SCCR1_SATA_EN 0x00004000
  181. #define CLOCK_SCCR1_FEC_EN 0x00002000
  182. #define CLOCK_SCCR1_TPR_EN 0x00001000
  183. #define CLOCK_SCCR1_PCI_EN 0x00000800
  184. #define CLOCK_SCCR1_DDR_EN 0x00000400
  185. /* System Clock Control Register 2 commands */
  186. #define CLOCK_SCCR2_DIU_EN 0x80000000
  187. #define CLOCK_SCCR2_AXE_EN 0x40000000
  188. #define CLOCK_SCCR2_MEM_EN 0x20000000
  189. #define CLOCK_SCCR2_USB2_EN 0x10000000
  190. #define CLOCK_SCCR2_USB1_EN 0x08000000
  191. #define CLOCK_SCCR2_I2C_EN 0x04000000
  192. #define CLOCK_SCCR2_BDLC_EN 0x02000000
  193. #define CLOCK_SCCR2_SDHC_EN 0x01000000
  194. #define CLOCK_SCCR2_SPDIF_EN 0x00800000
  195. #define CLOCK_SCCR2_MBX_BUS_EN 0x00400000
  196. #define CLOCK_SCCR2_MBX_EN 0x00200000
  197. #define CLOCK_SCCR2_MBX_3D_EN 0x00100000
  198. #define CLOCK_SCCR2_IIM_EN 0x00080000
  199. /* PSC FIFO Command values */
  200. #define PSC_FIFO_RESET_SLICE 0x80
  201. #define PSC_FIFO_ENABLE_SLICE 0x01
  202. /* PSC FIFO Controller Command values */
  203. #define FIFOC_ENABLE_CLOCK_GATE 0x01
  204. #define FIFOC_DISABLE_CLOCK_GATE 0x00
  205. /* PSC FIFO status */
  206. #define PSC_FIFO_EMPTY 0x01
  207. /* PSC Command values */
  208. #define PSC_RX_ENABLE 0x01
  209. #define PSC_RX_DISABLE 0x02
  210. #define PSC_TX_ENABLE 0x04
  211. #define PSC_TX_DISABLE 0x08
  212. #define PSC_SEL_MODE_REG_1 0x10
  213. #define PSC_RST_RX 0x20
  214. #define PSC_RST_TX 0x30
  215. #define PSC_RST_ERR_STAT 0x40
  216. #define PSC_RST_BRK_CHG_INT 0x50
  217. #define PSC_START_BRK 0x60
  218. #define PSC_STOP_BRK 0x70
  219. /* PSC status register bits */
  220. #define PSC_SR_CDE 0x0080
  221. #define PSC_SR_TXEMP 0x0800
  222. #define PSC_SR_OE 0x1000
  223. #define PSC_SR_PE 0x2000
  224. #define PSC_SR_FE 0x4000
  225. #define PSC_SR_RB 0x8000
  226. /* PSC mode fields */
  227. #define PSC_MODE_5_BITS 0x00
  228. #define PSC_MODE_6_BITS 0x01
  229. #define PSC_MODE_7_BITS 0x02
  230. #define PSC_MODE_8_BITS 0x03
  231. #define PSC_MODE_PAREVEN 0x00
  232. #define PSC_MODE_PARODD 0x04
  233. #define PSC_MODE_PARFORCE 0x08
  234. #define PSC_MODE_PARNONE 0x10
  235. #define PSC_MODE_ENTIMEOUT 0x20
  236. #define PSC_MODE_RXRTS 0x80
  237. #define PSC_MODE_1_STOPBIT 0x07
  238. /*
  239. * Centralized FIFO Controller has internal memory for all 12 PSCs FIFOs
  240. *
  241. * NOTE: individual PSC units are free to use whatever area (and size) of the
  242. * FIFOC internal memory, so make sure memory areas for FIFO slices used by
  243. * different PSCs do not overlap!
  244. *
  245. * Overall size of FIFOC memory is not documented in the MPC5121e RM, but
  246. * tests indicate that it is 1024 words total.
  247. */
  248. #define FIFOC_PSC0_TX_SIZE 0x0 /* number of 4-byte words for FIFO slice */
  249. #define FIFOC_PSC0_TX_ADDR 0x0
  250. #define FIFOC_PSC0_RX_SIZE 0x0
  251. #define FIFOC_PSC0_RX_ADDR 0x0
  252. #define FIFOC_PSC1_TX_SIZE 0x0
  253. #define FIFOC_PSC1_TX_ADDR 0x0
  254. #define FIFOC_PSC1_RX_SIZE 0x0
  255. #define FIFOC_PSC1_RX_ADDR 0x0
  256. #define FIFOC_PSC2_TX_SIZE 0x0
  257. #define FIFOC_PSC2_TX_ADDR 0x0
  258. #define FIFOC_PSC2_RX_SIZE 0x0
  259. #define FIFOC_PSC2_RX_ADDR 0x0
  260. #define FIFOC_PSC3_TX_SIZE 0x04
  261. #define FIFOC_PSC3_TX_ADDR 0x0
  262. #define FIFOC_PSC3_RX_SIZE 0x04
  263. #define FIFOC_PSC3_RX_ADDR 0x10
  264. #define FIFOC_PSC4_TX_SIZE 0x0
  265. #define FIFOC_PSC4_TX_ADDR 0x0
  266. #define FIFOC_PSC4_RX_SIZE 0x0
  267. #define FIFOC_PSC4_RX_ADDR 0x0
  268. #define FIFOC_PSC5_TX_SIZE 0x0
  269. #define FIFOC_PSC5_TX_ADDR 0x0
  270. #define FIFOC_PSC5_RX_SIZE 0x0
  271. #define FIFOC_PSC5_RX_ADDR 0x0
  272. #define FIFOC_PSC6_TX_SIZE 0x0
  273. #define FIFOC_PSC6_TX_ADDR 0x0
  274. #define FIFOC_PSC6_RX_SIZE 0x0
  275. #define FIFOC_PSC6_RX_ADDR 0x0
  276. #define FIFOC_PSC7_TX_SIZE 0x0
  277. #define FIFOC_PSC7_TX_ADDR 0x0
  278. #define FIFOC_PSC7_RX_SIZE 0x0
  279. #define FIFOC_PSC7_RX_ADDR 0x0
  280. #define FIFOC_PSC8_TX_SIZE 0x0
  281. #define FIFOC_PSC8_TX_ADDR 0x0
  282. #define FIFOC_PSC8_RX_SIZE 0x0
  283. #define FIFOC_PSC8_RX_ADDR 0x0
  284. #define FIFOC_PSC9_TX_SIZE 0x0
  285. #define FIFOC_PSC9_TX_ADDR 0x0
  286. #define FIFOC_PSC9_RX_SIZE 0x0
  287. #define FIFOC_PSC9_RX_ADDR 0x0
  288. #define FIFOC_PSC10_TX_SIZE 0x0
  289. #define FIFOC_PSC10_TX_ADDR 0x0
  290. #define FIFOC_PSC10_RX_SIZE 0x0
  291. #define FIFOC_PSC10_RX_ADDR 0x0
  292. #define FIFOC_PSC11_TX_SIZE 0x0
  293. #define FIFOC_PSC11_TX_ADDR 0x0
  294. #define FIFOC_PSC11_RX_SIZE 0x0
  295. #define FIFOC_PSC11_RX_ADDR 0x0
  296. /* IO Control Register
  297. */
  298. /* Indexes in regs array */
  299. #define MEM_IDX 0x00
  300. #define SPDIF_TXCLOCK_IDX 0x73
  301. #define SPDIF_TX_IDX 0x74
  302. #define SPDIF_RX_IDX 0x75
  303. #define PSC0_0_IDX 0x83
  304. #define PSC0_1_IDX 0x84
  305. #define PSC0_2_IDX 0x85
  306. #define PSC0_3_IDX 0x86
  307. #define PSC0_4_IDX 0x87
  308. #define PSC1_0_IDX 0x88
  309. #define PSC1_1_IDX 0x89
  310. #define PSC1_2_IDX 0x8a
  311. #define PSC1_3_IDX 0x8b
  312. #define PSC1_4_IDX 0x8c
  313. #define PSC2_0_IDX 0x8d
  314. #define PSC2_1_IDX 0x8e
  315. #define PSC2_2_IDX 0x8f
  316. #define PSC2_3_IDX 0x90
  317. #define PSC2_4_IDX 0x91
  318. #define IOCTRL_FUNCMUX_SHIFT 7
  319. #define IOCTRL_FUNCMUX_FEC 1
  320. #define IOCTRL_MUX_FEC (IOCTRL_FUNCMUX_FEC << IOCTRL_FUNCMUX_SHIFT)
  321. /* Set for DDR */
  322. #define IOCTRL_MUX_DDR 0x00000036
  323. /* Register Offset Base */
  324. #define MPC512X_FEC (CFG_IMMR + 0x02800)
  325. /* Number of I2C buses */
  326. #define I2C_BUS_CNT 3
  327. /* I2Cn control register bits */
  328. #define I2C_EN 0x80
  329. #define I2C_IEN 0x40
  330. #define I2C_STA 0x20
  331. #define I2C_TX 0x10
  332. #define I2C_TXAK 0x08
  333. #define I2C_RSTA 0x04
  334. #define I2C_INIT_MASK (I2C_EN | I2C_STA | I2C_TX | I2C_RSTA)
  335. /* I2Cn status register bits */
  336. #define I2C_CF 0x80
  337. #define I2C_AAS 0x40
  338. #define I2C_BB 0x20
  339. #define I2C_AL 0x10
  340. #define I2C_SRW 0x04
  341. #define I2C_IF 0x02
  342. #define I2C_RXAK 0x01
  343. #endif /* __MPC512X_H__ */