traps.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * linux/arch/ppc/kernel/traps.c
  3. *
  4. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  5. *
  6. * Modified by Cort Dougan (cort@cs.nmt.edu)
  7. * and Paul Mackerras (paulus@cs.anu.edu.au)
  8. *
  9. * (C) Copyright 2000
  10. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. /*
  31. * This file handles the architecture-dependent parts of hardware exceptions
  32. */
  33. #include <common.h>
  34. #include <command.h>
  35. #include <asm/processor.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #if defined(CONFIG_CMD_KGDB)
  38. int (*debugger_exception_handler)(struct pt_regs *) = 0;
  39. #endif
  40. /* Returns 0 if exception not found and fixup otherwise. */
  41. extern unsigned long search_exception_table(unsigned long);
  42. /* THIS NEEDS CHANGING to use the board info structure.
  43. */
  44. #define END_OF_MEM (gd->bd->bi_memstart + gd->bd->bi_memsize)
  45. static __inline__ void set_tsr(unsigned long val)
  46. {
  47. #if defined(CONFIG_440)
  48. asm volatile("mtspr 0x150, %0" : : "r" (val));
  49. #else
  50. asm volatile("mttsr %0" : : "r" (val));
  51. #endif
  52. }
  53. static __inline__ unsigned long get_esr(void)
  54. {
  55. unsigned long val;
  56. #if defined(CONFIG_440)
  57. asm volatile("mfspr %0, 0x03e" : "=r" (val) :);
  58. #else
  59. asm volatile("mfesr %0" : "=r" (val) :);
  60. #endif
  61. return val;
  62. }
  63. #define ESR_MCI 0x80000000
  64. #define ESR_PIL 0x08000000
  65. #define ESR_PPR 0x04000000
  66. #define ESR_PTR 0x02000000
  67. #define ESR_DST 0x00800000
  68. #define ESR_DIZ 0x00400000
  69. #define ESR_U0F 0x00008000
  70. #if defined(CONFIG_CMD_BEDBUG)
  71. extern void do_bedbug_breakpoint(struct pt_regs *);
  72. #endif
  73. /*
  74. * Trap & Exception support
  75. */
  76. void
  77. print_backtrace(unsigned long *sp)
  78. {
  79. int cnt = 0;
  80. unsigned long i;
  81. printf("Call backtrace: ");
  82. while (sp) {
  83. if ((uint)sp > END_OF_MEM)
  84. break;
  85. i = sp[1];
  86. if (cnt++ % 7 == 0)
  87. printf("\n");
  88. printf("%08lX ", i);
  89. if (cnt > 32) break;
  90. sp = (unsigned long *)*sp;
  91. }
  92. printf("\n");
  93. }
  94. void show_regs(struct pt_regs * regs)
  95. {
  96. int i;
  97. printf("NIP: %08lX XER: %08lX LR: %08lX REGS: %p TRAP: %04lx DEAR: %08lX\n",
  98. regs->nip, regs->xer, regs->link, regs, regs->trap, regs->dar);
  99. printf("MSR: %08lx EE: %01x PR: %01x FP: %01x ME: %01x IR/DR: %01x%01x\n",
  100. regs->msr, regs->msr&MSR_EE ? 1 : 0, regs->msr&MSR_PR ? 1 : 0,
  101. regs->msr & MSR_FP ? 1 : 0,regs->msr&MSR_ME ? 1 : 0,
  102. regs->msr&MSR_IR ? 1 : 0,
  103. regs->msr&MSR_DR ? 1 : 0);
  104. printf("\n");
  105. for (i = 0; i < 32; i++) {
  106. if ((i % 8) == 0) {
  107. printf("GPR%02d: ", i);
  108. }
  109. printf("%08lX ", regs->gpr[i]);
  110. if ((i % 8) == 7) {
  111. printf("\n");
  112. }
  113. }
  114. }
  115. void
  116. _exception(int signr, struct pt_regs *regs)
  117. {
  118. show_regs(regs);
  119. print_backtrace((unsigned long *)regs->gpr[1]);
  120. panic("Exception");
  121. }
  122. void
  123. MachineCheckException(struct pt_regs *regs)
  124. {
  125. unsigned long fixup, val;
  126. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  127. u32 value2;
  128. int corr_ecc = 0;
  129. int uncorr_ecc = 0;
  130. #endif
  131. if ((fixup = search_exception_table(regs->nip)) != 0) {
  132. regs->nip = fixup;
  133. val = mfspr(MCSR);
  134. /* Clear MCSR */
  135. mtspr(SPRN_MCSR, val);
  136. return;
  137. }
  138. #if defined(CONFIG_CMD_KGDB)
  139. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  140. return;
  141. #endif
  142. printf("Machine Check Exception.\n");
  143. printf("Caused by (from msr): ");
  144. printf("regs %p ", regs);
  145. val = get_esr();
  146. #if !defined(CONFIG_440)
  147. if (val& ESR_IMCP) {
  148. printf("Instruction");
  149. mtspr(ESR, val & ~ESR_IMCP);
  150. } else {
  151. printf("Data");
  152. }
  153. printf(" machine check.\n");
  154. #elif defined(CONFIG_440)
  155. if (val& ESR_IMCP){
  156. printf("Instruction Synchronous Machine Check exception\n");
  157. mtspr(SPRN_ESR, val & ~ESR_IMCP);
  158. } else {
  159. val = mfspr(MCSR);
  160. if (val & MCSR_IB)
  161. printf("Instruction Read PLB Error\n");
  162. if (val & MCSR_DRB)
  163. printf("Data Read PLB Error\n");
  164. if (val & MCSR_DWB)
  165. printf("Data Write PLB Error\n");
  166. if (val & MCSR_TLBP)
  167. printf("TLB Parity Error\n");
  168. if (val & MCSR_ICP){
  169. /*flush_instruction_cache(); */
  170. printf("I-Cache Parity Error\n");
  171. }
  172. if (val & MCSR_DCSP)
  173. printf("D-Cache Search Parity Error\n");
  174. if (val & MCSR_DCFP)
  175. printf("D-Cache Flush Parity Error\n");
  176. if (val & MCSR_IMPE)
  177. printf("Machine Check exception is imprecise\n");
  178. /* Clear MCSR */
  179. mtspr(SPRN_MCSR, val);
  180. }
  181. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  182. mfsdram(DDR0_00, val) ;
  183. printf("DDR0: DDR0_00 %p\n", val);
  184. val = (val >> 16) & 0xff;
  185. if (val & 0x80)
  186. printf("DDR0: At least one interrupt active\n");
  187. if (val & 0x40)
  188. printf("DDR0: DRAM initialization complete.\n");
  189. if (val & 0x20) {
  190. printf("DDR0: Multiple uncorrectable ECC events.\n");
  191. uncorr_ecc = 1;
  192. }
  193. if (val & 0x10) {
  194. printf("DDR0: Single uncorrectable ECC event.\n");
  195. uncorr_ecc = 1;
  196. }
  197. if (val & 0x08) {
  198. printf("DDR0: Multiple correctable ECC events.\n");
  199. corr_ecc = 1;
  200. }
  201. if (val & 0x04) {
  202. printf("DDR0: Single correctable ECC event.\n");
  203. corr_ecc = 1;
  204. }
  205. if (val & 0x02)
  206. printf("Multiple accesses outside the defined"
  207. " physical memory space detected\n");
  208. if (val & 0x01)
  209. printf("DDR0: Single access outside the defined"
  210. " physical memory space detected.\n");
  211. mfsdram(DDR0_01, val);
  212. val = (val >> 8) & 0x7;
  213. switch (val ) {
  214. case 0:
  215. printf("DDR0: Write Out-of-Range command\n");
  216. break;
  217. case 1:
  218. printf("DDR0: Read Out-of-Range command\n");
  219. break;
  220. case 2:
  221. printf("DDR0: Masked write Out-of-Range command\n");
  222. break;
  223. case 4:
  224. printf("DDR0: Wrap write Out-of-Range command\n");
  225. break;
  226. case 5:
  227. printf("DDR0: Wrap read Out-of-Range command\n");
  228. break;
  229. default:
  230. mfsdram(DDR0_01, value2);
  231. printf("DDR0: No DDR0 error know 0x%x %p\n", val, value2);
  232. }
  233. mfsdram(DDR0_23, val);
  234. if (((val >> 16) & 0xff) && corr_ecc)
  235. printf("DDR0: Syndrome for correctable ECC event 0x%x\n",
  236. (val >> 16) & 0xff);
  237. mfsdram(DDR0_23, val);
  238. if (((val >> 8) & 0xff) && uncorr_ecc)
  239. printf("DDR0: Syndrome for uncorrectable ECC event 0x%x\n",
  240. (val >> 8) & 0xff);
  241. mfsdram(DDR0_33, val);
  242. if (val)
  243. printf("DDR0: Address of command that caused an "
  244. "Out-of-Range interrupt %p\n", val);
  245. mfsdram(DDR0_34, val);
  246. if (val && uncorr_ecc)
  247. printf("DDR0: Address of uncorrectable ECC event %p\n", val);
  248. mfsdram(DDR0_35, val);
  249. if (val && uncorr_ecc)
  250. printf("DDR0: Address of uncorrectable ECC event %p\n", val);
  251. mfsdram(DDR0_36, val);
  252. if (val && uncorr_ecc)
  253. printf("DDR0: Data of uncorrectable ECC event 0x%08x\n", val);
  254. mfsdram(DDR0_37, val);
  255. if (val && uncorr_ecc)
  256. printf("DDR0: Data of uncorrectable ECC event 0x%08x\n", val);
  257. mfsdram(DDR0_38, val);
  258. if (val && corr_ecc)
  259. printf("DDR0: Address of correctable ECC event %p\n", val);
  260. mfsdram(DDR0_39, val);
  261. if (val && corr_ecc)
  262. printf("DDR0: Address of correctable ECC event %p\n", val);
  263. mfsdram(DDR0_40, val);
  264. if (val && corr_ecc)
  265. printf("DDR0: Data of correctable ECC event 0x%08x\n", val);
  266. mfsdram(DDR0_41, val);
  267. if (val && corr_ecc)
  268. printf("DDR0: Data of correctable ECC event 0x%08x\n", val);
  269. #endif /* CONFIG_440EPX */
  270. #endif /* CONFIG_440 */
  271. show_regs(regs);
  272. print_backtrace((unsigned long *)regs->gpr[1]);
  273. panic("machine check");
  274. }
  275. void
  276. AlignmentException(struct pt_regs *regs)
  277. {
  278. #if defined(CONFIG_CMD_KGDB)
  279. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  280. return;
  281. #endif
  282. show_regs(regs);
  283. print_backtrace((unsigned long *)regs->gpr[1]);
  284. panic("Alignment Exception");
  285. }
  286. void
  287. ProgramCheckException(struct pt_regs *regs)
  288. {
  289. long esr_val;
  290. #if defined(CONFIG_CMD_KGDB)
  291. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  292. return;
  293. #endif
  294. show_regs(regs);
  295. esr_val = get_esr();
  296. if( esr_val & ESR_PIL )
  297. printf( "** Illegal Instruction **\n" );
  298. else if( esr_val & ESR_PPR )
  299. printf( "** Privileged Instruction **\n" );
  300. else if( esr_val & ESR_PTR )
  301. printf( "** Trap Instruction **\n" );
  302. print_backtrace((unsigned long *)regs->gpr[1]);
  303. panic("Program Check Exception");
  304. }
  305. void
  306. DecrementerPITException(struct pt_regs *regs)
  307. {
  308. /*
  309. * Reset PIT interrupt
  310. */
  311. set_tsr(0x08000000);
  312. /*
  313. * Call timer_interrupt routine in interrupts.c
  314. */
  315. timer_interrupt(NULL);
  316. }
  317. void
  318. UnknownException(struct pt_regs *regs)
  319. {
  320. #if defined(CONFIG_CMD_KGDB)
  321. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  322. return;
  323. #endif
  324. printf("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
  325. regs->nip, regs->msr, regs->trap);
  326. _exception(0, regs);
  327. }
  328. void
  329. DebugException(struct pt_regs *regs)
  330. {
  331. printf("Debugger trap at @ %lx\n", regs->nip );
  332. show_regs(regs);
  333. #if defined(CONFIG_CMD_BEDBUG)
  334. do_bedbug_breakpoint( regs );
  335. #endif
  336. }
  337. /* Probe an address by reading. If not present, return -1, otherwise
  338. * return 0.
  339. */
  340. int
  341. addr_probe(uint *addr)
  342. {
  343. #if 0
  344. int retval;
  345. __asm__ __volatile__( \
  346. "1: lwz %0,0(%1)\n" \
  347. " eieio\n" \
  348. " li %0,0\n" \
  349. "2:\n" \
  350. ".section .fixup,\"ax\"\n" \
  351. "3: li %0,-1\n" \
  352. " b 2b\n" \
  353. ".section __ex_table,\"a\"\n" \
  354. " .align 2\n" \
  355. " .long 1b,3b\n" \
  356. ".text" \
  357. : "=r" (retval) : "r"(addr));
  358. return (retval);
  359. #endif
  360. return 0;
  361. }