4xx_enet.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <commproc.h>
  84. #include <ppc4xx.h>
  85. #include <ppc4xx_enet.h>
  86. #include <405_mal.h>
  87. #include <miiphy.h>
  88. #include <malloc.h>
  89. #include "vecnum.h"
  90. /*
  91. * Only compile for platform with AMCC EMAC ethernet controller and
  92. * network support enabled.
  93. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  94. */
  95. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  96. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  97. #error "CONFIG_MII has to be defined!"
  98. #endif
  99. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  100. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  101. #endif
  102. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  103. #define PHY_AUTONEGOTIATE_TIMEOUT 4000 /* 4000 ms autonegotiate timeout */
  104. /* Ethernet Transmit and Receive Buffers */
  105. /* AS.HARNOIS
  106. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  107. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  108. */
  109. #define ENET_MAX_MTU PKTSIZE
  110. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  111. /*-----------------------------------------------------------------------------+
  112. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  113. * Interrupt Controller).
  114. *-----------------------------------------------------------------------------*/
  115. #define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  116. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  117. #define EMAC_UIC_DEF UIC_ENET
  118. #define EMAC_UIC_DEF1 UIC_ENET1
  119. #define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
  120. #undef INFO_4XX_ENET
  121. #define BI_PHYMODE_NONE 0
  122. #define BI_PHYMODE_ZMII 1
  123. #define BI_PHYMODE_RGMII 2
  124. #define BI_PHYMODE_GMII 3
  125. #define BI_PHYMODE_RTBI 4
  126. #define BI_PHYMODE_TBI 5
  127. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  128. defined(CONFIG_405EX)
  129. #define BI_PHYMODE_SMII 6
  130. #define BI_PHYMODE_MII 7
  131. #endif
  132. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  133. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  134. defined(CONFIG_405EX)
  135. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  136. #endif
  137. /*-----------------------------------------------------------------------------+
  138. * Global variables. TX and RX descriptors and buffers.
  139. *-----------------------------------------------------------------------------*/
  140. /* IER globals */
  141. static uint32_t mal_ier;
  142. #if !defined(CONFIG_NET_MULTI)
  143. struct eth_device *emac0_dev = NULL;
  144. #endif
  145. /*
  146. * Get count of EMAC devices (doesn't have to be the max. possible number
  147. * supported by the cpu)
  148. */
  149. #if defined(CONFIG_HAS_ETH3)
  150. #define LAST_EMAC_NUM 4
  151. #elif defined(CONFIG_HAS_ETH2)
  152. #define LAST_EMAC_NUM 3
  153. #elif defined(CONFIG_HAS_ETH1)
  154. #define LAST_EMAC_NUM 2
  155. #else
  156. #define LAST_EMAC_NUM 1
  157. #endif
  158. /* normal boards start with EMAC0 */
  159. #if !defined(CONFIG_EMAC_NR_START)
  160. #define CONFIG_EMAC_NR_START 0
  161. #endif
  162. #if defined(CONFIG_405EX) || defined(CONFIG_440EPX)
  163. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev)))
  164. #else
  165. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * 2))
  166. #endif
  167. /*-----------------------------------------------------------------------------+
  168. * Prototypes and externals.
  169. *-----------------------------------------------------------------------------*/
  170. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  171. int enetInt (struct eth_device *dev);
  172. static void mal_err (struct eth_device *dev, unsigned long isr,
  173. unsigned long uic, unsigned long maldef,
  174. unsigned long mal_errr);
  175. static void emac_err (struct eth_device *dev, unsigned long isr);
  176. extern int phy_setup_aneg (char *devname, unsigned char addr);
  177. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  178. unsigned char reg, unsigned short *value);
  179. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  180. unsigned char reg, unsigned short value);
  181. /*-----------------------------------------------------------------------------+
  182. | ppc_4xx_eth_halt
  183. | Disable MAL channel, and EMACn
  184. +-----------------------------------------------------------------------------*/
  185. static void ppc_4xx_eth_halt (struct eth_device *dev)
  186. {
  187. EMAC_4XX_HW_PST hw_p = dev->priv;
  188. uint32_t failsafe = 10000;
  189. #if defined(CONFIG_440SPE) || \
  190. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  191. defined(CONFIG_405EX)
  192. unsigned long mfr;
  193. #endif
  194. out32 (EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  195. /* 1st reset MAL channel */
  196. /* Note: writing a 0 to a channel has no effect */
  197. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  198. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  199. #else
  200. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  201. #endif
  202. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  203. /* wait for reset */
  204. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  205. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  206. failsafe--;
  207. if (failsafe == 0)
  208. break;
  209. }
  210. /* EMAC RESET */
  211. #if defined(CONFIG_440SPE) || \
  212. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  213. defined(CONFIG_405EX)
  214. /* provide clocks for EMAC internal loopback */
  215. mfsdr (sdr_mfr, mfr);
  216. mfr |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  217. mtsdr(sdr_mfr, mfr);
  218. #endif
  219. out32 (EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  220. #if defined(CONFIG_440SPE) || \
  221. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  222. defined(CONFIG_405EX)
  223. /* remove clocks for EMAC internal loopback */
  224. mfsdr (sdr_mfr, mfr);
  225. mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  226. mtsdr(sdr_mfr, mfr);
  227. #endif
  228. #ifndef CONFIG_NETCONSOLE
  229. hw_p->print_speed = 1; /* print speed message again next time */
  230. #endif
  231. return;
  232. }
  233. #if defined (CONFIG_440GX)
  234. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  235. {
  236. unsigned long pfc1;
  237. unsigned long zmiifer;
  238. unsigned long rmiifer;
  239. mfsdr(sdr_pfc1, pfc1);
  240. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  241. zmiifer = 0;
  242. rmiifer = 0;
  243. switch (pfc1) {
  244. case 1:
  245. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  246. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  247. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  248. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  249. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  250. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  251. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  252. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  253. break;
  254. case 2:
  255. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  256. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  257. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  258. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  259. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  260. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  261. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  262. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  263. break;
  264. case 3:
  265. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  266. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  267. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  268. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  269. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  270. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  271. break;
  272. case 4:
  273. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  274. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  275. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  276. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  277. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  278. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  279. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  280. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  281. break;
  282. case 5:
  283. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  284. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  285. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  286. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  287. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  288. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  289. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  290. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  291. break;
  292. case 6:
  293. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  294. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  295. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  296. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  297. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  298. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  299. break;
  300. case 0:
  301. default:
  302. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  303. rmiifer = 0x0;
  304. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  305. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  306. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  307. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  308. break;
  309. }
  310. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  311. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  312. out32 (ZMII_FER, zmiifer);
  313. out32 (RGMII_FER, rmiifer);
  314. return ((int)pfc1);
  315. }
  316. #endif /* CONFIG_440_GX */
  317. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  318. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  319. {
  320. unsigned long zmiifer=0x0;
  321. unsigned long pfc1;
  322. mfsdr(sdr_pfc1, pfc1);
  323. pfc1 &= SDR0_PFC1_SELECT_MASK;
  324. switch (pfc1) {
  325. case SDR0_PFC1_SELECT_CONFIG_2:
  326. /* 1 x GMII port */
  327. out32 (ZMII_FER, 0x00);
  328. out32 (RGMII_FER, 0x00000037);
  329. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  330. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  331. break;
  332. case SDR0_PFC1_SELECT_CONFIG_4:
  333. /* 2 x RGMII ports */
  334. out32 (ZMII_FER, 0x00);
  335. out32 (RGMII_FER, 0x00000055);
  336. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  337. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  338. break;
  339. case SDR0_PFC1_SELECT_CONFIG_6:
  340. /* 2 x SMII ports */
  341. out32 (ZMII_FER,
  342. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  343. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  344. out32 (RGMII_FER, 0x00000000);
  345. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  346. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  347. break;
  348. case SDR0_PFC1_SELECT_CONFIG_1_2:
  349. /* only 1 x MII supported */
  350. out32 (ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  351. out32 (RGMII_FER, 0x00000000);
  352. bis->bi_phymode[0] = BI_PHYMODE_MII;
  353. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  354. break;
  355. default:
  356. break;
  357. }
  358. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  359. zmiifer = in32 (ZMII_FER);
  360. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  361. out32 (ZMII_FER, zmiifer);
  362. return ((int)0x0);
  363. }
  364. #endif /* CONFIG_440EPX */
  365. #if defined(CONFIG_405EX)
  366. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  367. {
  368. u32 gmiifer = 0;
  369. /*
  370. * Right now only 2*RGMII is supported. Please extend when needed.
  371. * sr - 2007-09-19
  372. */
  373. switch (1) {
  374. case 1:
  375. /* 2 x RGMII ports */
  376. out32 (RGMII_FER, 0x00000055);
  377. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  378. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  379. break;
  380. case 2:
  381. /* 2 x SMII ports */
  382. break;
  383. default:
  384. break;
  385. }
  386. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  387. gmiifer = in32(RGMII_FER);
  388. gmiifer |= (1 << (19-devnum));
  389. out32 (RGMII_FER, gmiifer);
  390. return ((int)0x0);
  391. }
  392. #endif /* CONFIG_405EX */
  393. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  394. {
  395. int i, j;
  396. unsigned long reg = 0;
  397. unsigned long msr;
  398. unsigned long speed;
  399. unsigned long duplex;
  400. unsigned long failsafe;
  401. unsigned mode_reg;
  402. unsigned short devnum;
  403. unsigned short reg_short;
  404. #if defined(CONFIG_440GX) || \
  405. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  406. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  407. defined(CONFIG_405EX)
  408. sys_info_t sysinfo;
  409. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  410. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  411. defined(CONFIG_405EX)
  412. int ethgroup = -1;
  413. #endif
  414. #endif
  415. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  416. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  417. defined(CONFIG_405EX)
  418. unsigned long mfr;
  419. #endif
  420. EMAC_4XX_HW_PST hw_p = dev->priv;
  421. /* before doing anything, figure out if we have a MAC address */
  422. /* if not, bail */
  423. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  424. printf("ERROR: ethaddr not set!\n");
  425. return -1;
  426. }
  427. #if defined(CONFIG_440GX) || \
  428. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  429. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  430. defined(CONFIG_405EX)
  431. /* Need to get the OPB frequency so we can access the PHY */
  432. get_sys_info (&sysinfo);
  433. #endif
  434. msr = mfmsr ();
  435. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  436. devnum = hw_p->devnum;
  437. #ifdef INFO_4XX_ENET
  438. /* AS.HARNOIS
  439. * We should have :
  440. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  441. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  442. * is possible that new packets (without relationship with
  443. * current transfer) have got the time to arrived before
  444. * netloop calls eth_halt
  445. */
  446. printf ("About preceeding transfer (eth%d):\n"
  447. "- Sent packet number %d\n"
  448. "- Received packet number %d\n"
  449. "- Handled packet number %d\n",
  450. hw_p->devnum,
  451. hw_p->stats.pkts_tx,
  452. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  453. hw_p->stats.pkts_tx = 0;
  454. hw_p->stats.pkts_rx = 0;
  455. hw_p->stats.pkts_handled = 0;
  456. hw_p->print_speed = 1; /* print speed message again next time */
  457. #endif
  458. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  459. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  460. hw_p->rx_slot = 0; /* MAL Receive Slot */
  461. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  462. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  463. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  464. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  465. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  466. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  467. /* set RMII mode */
  468. /* NOTE: 440GX spec states that mode is mutually exclusive */
  469. /* NOTE: Therefore, disable all other EMACS, since we handle */
  470. /* NOTE: only one emac at a time */
  471. reg = 0;
  472. out32 (ZMII_FER, 0);
  473. udelay (100);
  474. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  475. out32 (ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  476. #elif defined(CONFIG_440GX) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  477. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  478. #elif defined(CONFIG_440GP)
  479. /* set RMII mode */
  480. out32 (ZMII_FER, ZMII_RMII | ZMII_MDI0);
  481. #else
  482. if ((devnum == 0) || (devnum == 1)) {
  483. out32 (ZMII_FER, (ZMII_FER_SMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  484. } else { /* ((devnum == 2) || (devnum == 3)) */
  485. out32 (ZMII_FER, ZMII_FER_MDI << ZMII_FER_V (devnum));
  486. out32 (RGMII_FER, ((RGMII_FER_RGMII << RGMII_FER_V (2)) |
  487. (RGMII_FER_RGMII << RGMII_FER_V (3))));
  488. }
  489. #endif
  490. out32 (ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  491. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  492. #if defined(CONFIG_405EX)
  493. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  494. #endif
  495. __asm__ volatile ("eieio");
  496. /* reset emac so we have access to the phy */
  497. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  498. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  499. defined(CONFIG_405EX)
  500. /* provide clocks for EMAC internal loopback */
  501. mfsdr (sdr_mfr, mfr);
  502. mfr |= SDR0_MFR_ETH_CLK_SEL_V(devnum);
  503. mtsdr(sdr_mfr, mfr);
  504. #endif
  505. out32 (EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  506. __asm__ volatile ("eieio");
  507. failsafe = 1000;
  508. while ((in32 (EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  509. udelay (1000);
  510. failsafe--;
  511. }
  512. if (failsafe <= 0)
  513. printf("\nProblem resetting EMAC!\n");
  514. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  515. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  516. defined(CONFIG_405EX)
  517. /* remove clocks for EMAC internal loopback */
  518. mfsdr (sdr_mfr, mfr);
  519. mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(devnum);
  520. mtsdr(sdr_mfr, mfr);
  521. #endif
  522. #if defined(CONFIG_440GX) || \
  523. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  524. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  525. defined(CONFIG_405EX)
  526. /* Whack the M1 register */
  527. mode_reg = 0x0;
  528. mode_reg &= ~0x00000038;
  529. if (sysinfo.freqOPB <= 50000000);
  530. else if (sysinfo.freqOPB <= 66666667)
  531. mode_reg |= EMAC_M1_OBCI_66;
  532. else if (sysinfo.freqOPB <= 83333333)
  533. mode_reg |= EMAC_M1_OBCI_83;
  534. else if (sysinfo.freqOPB <= 100000000)
  535. mode_reg |= EMAC_M1_OBCI_100;
  536. else
  537. mode_reg |= EMAC_M1_OBCI_GT100;
  538. out32 (EMAC_M1 + hw_p->hw_addr, mode_reg);
  539. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  540. /* wait for PHY to complete auto negotiation */
  541. reg_short = 0;
  542. #ifndef CONFIG_CS8952_PHY
  543. switch (devnum) {
  544. case 0:
  545. reg = CONFIG_PHY_ADDR;
  546. break;
  547. #if defined (CONFIG_PHY1_ADDR)
  548. case 1:
  549. reg = CONFIG_PHY1_ADDR;
  550. break;
  551. #endif
  552. #if defined (CONFIG_440GX)
  553. case 2:
  554. reg = CONFIG_PHY2_ADDR;
  555. break;
  556. case 3:
  557. reg = CONFIG_PHY3_ADDR;
  558. break;
  559. #endif
  560. default:
  561. reg = CONFIG_PHY_ADDR;
  562. break;
  563. }
  564. bis->bi_phynum[devnum] = reg;
  565. #if defined(CONFIG_PHY_RESET)
  566. /*
  567. * Reset the phy, only if its the first time through
  568. * otherwise, just check the speeds & feeds
  569. */
  570. if (hw_p->first_init == 0) {
  571. #if defined(CONFIG_M88E1111_PHY)
  572. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  573. miiphy_write (dev->name, reg, 0x18, 0x4101);
  574. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  575. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  576. #endif
  577. miiphy_reset (dev->name, reg);
  578. #if defined(CONFIG_440GX) || \
  579. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  580. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  581. defined(CONFIG_405EX)
  582. #if defined(CONFIG_CIS8201_PHY)
  583. /*
  584. * Cicada 8201 PHY needs to have an extended register whacked
  585. * for RGMII mode.
  586. */
  587. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  588. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  589. miiphy_write (dev->name, reg, 23, 0x1300);
  590. #else
  591. miiphy_write (dev->name, reg, 23, 0x1000);
  592. #endif
  593. /*
  594. * Vitesse VSC8201/Cicada CIS8201 errata:
  595. * Interoperability problem with Intel 82547EI phys
  596. * This work around (provided by Vitesse) changes
  597. * the default timer convergence from 8ms to 12ms
  598. */
  599. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  600. miiphy_write (dev->name, reg, 0x08, 0x0200);
  601. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  602. miiphy_write (dev->name, reg, 0x02, 0x0004);
  603. miiphy_write (dev->name, reg, 0x01, 0x0671);
  604. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  605. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  606. miiphy_write (dev->name, reg, 0x08, 0x0000);
  607. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  608. /* end Vitesse/Cicada errata */
  609. }
  610. #endif
  611. #if defined(CONFIG_ET1011C_PHY)
  612. /*
  613. * Agere ET1011c PHY needs to have an extended register whacked
  614. * for RGMII mode.
  615. */
  616. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  617. miiphy_read (dev->name, reg, 0x16, &reg_short);
  618. reg_short &= ~(0x7);
  619. reg_short |= 0x6; /* RGMII DLL Delay*/
  620. miiphy_write (dev->name, reg, 0x16, reg_short);
  621. miiphy_read (dev->name, reg, 0x17, &reg_short);
  622. reg_short &= ~(0x40);
  623. miiphy_write (dev->name, reg, 0x17, reg_short);
  624. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  625. }
  626. #endif
  627. #endif
  628. /* Start/Restart autonegotiation */
  629. phy_setup_aneg (dev->name, reg);
  630. udelay (1000);
  631. }
  632. #endif /* defined(CONFIG_PHY_RESET) */
  633. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  634. /*
  635. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  636. */
  637. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  638. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  639. puts ("Waiting for PHY auto negotiation to complete");
  640. i = 0;
  641. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  642. /*
  643. * Timeout reached ?
  644. */
  645. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  646. puts (" TIMEOUT !\n");
  647. break;
  648. }
  649. if ((i++ % 1000) == 0) {
  650. putc ('.');
  651. }
  652. udelay (1000); /* 1 ms */
  653. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  654. }
  655. puts (" done\n");
  656. udelay (500000); /* another 500 ms (results in faster booting) */
  657. }
  658. #endif /* #ifndef CONFIG_CS8952_PHY */
  659. speed = miiphy_speed (dev->name, reg);
  660. duplex = miiphy_duplex (dev->name, reg);
  661. if (hw_p->print_speed) {
  662. hw_p->print_speed = 0;
  663. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  664. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  665. hw_p->devnum);
  666. }
  667. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  668. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  669. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  670. mfsdr(sdr_mfr, reg);
  671. if (speed == 100) {
  672. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  673. } else {
  674. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  675. }
  676. mtsdr(sdr_mfr, reg);
  677. #endif
  678. /* Set ZMII/RGMII speed according to the phy link speed */
  679. reg = in32 (ZMII_SSR);
  680. if ( (speed == 100) || (speed == 1000) )
  681. out32 (ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  682. else
  683. out32 (ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  684. if ((devnum == 2) || (devnum == 3)) {
  685. if (speed == 1000)
  686. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  687. else if (speed == 100)
  688. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  689. else if (speed == 10)
  690. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  691. else {
  692. printf("Error in RGMII Speed\n");
  693. return -1;
  694. }
  695. out32 (RGMII_SSR, reg);
  696. }
  697. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  698. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  699. defined(CONFIG_405EX)
  700. if (speed == 1000)
  701. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  702. else if (speed == 100)
  703. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  704. else if (speed == 10)
  705. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  706. else {
  707. printf("Error in RGMII Speed\n");
  708. return -1;
  709. }
  710. out32 (RGMII_SSR, reg);
  711. #endif
  712. /* set the Mal configuration reg */
  713. #if defined(CONFIG_440GX) || \
  714. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  715. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  716. defined(CONFIG_405EX)
  717. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  718. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  719. #else
  720. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  721. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  722. if (get_pvr() == PVR_440GP_RB) {
  723. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  724. }
  725. #endif
  726. /* Free "old" buffers */
  727. if (hw_p->alloc_tx_buf)
  728. free (hw_p->alloc_tx_buf);
  729. if (hw_p->alloc_rx_buf)
  730. free (hw_p->alloc_rx_buf);
  731. /*
  732. * Malloc MAL buffer desciptors, make sure they are
  733. * aligned on cache line boundary size
  734. * (401/403/IOP480 = 16, 405 = 32)
  735. * and doesn't cross cache block boundaries.
  736. */
  737. hw_p->alloc_tx_buf =
  738. (mal_desc_t *) malloc ((sizeof (mal_desc_t) * NUM_TX_BUFF) +
  739. ((2 * CFG_CACHELINE_SIZE) - 2));
  740. if (NULL == hw_p->alloc_tx_buf)
  741. return -1;
  742. if (((int) hw_p->alloc_tx_buf & CACHELINE_MASK) != 0) {
  743. hw_p->tx =
  744. (mal_desc_t *) ((int) hw_p->alloc_tx_buf +
  745. CFG_CACHELINE_SIZE -
  746. ((int) hw_p->
  747. alloc_tx_buf & CACHELINE_MASK));
  748. } else {
  749. hw_p->tx = hw_p->alloc_tx_buf;
  750. }
  751. hw_p->alloc_rx_buf =
  752. (mal_desc_t *) malloc ((sizeof (mal_desc_t) * NUM_RX_BUFF) +
  753. ((2 * CFG_CACHELINE_SIZE) - 2));
  754. if (NULL == hw_p->alloc_rx_buf) {
  755. free(hw_p->alloc_tx_buf);
  756. hw_p->alloc_tx_buf = NULL;
  757. return -1;
  758. }
  759. if (((int) hw_p->alloc_rx_buf & CACHELINE_MASK) != 0) {
  760. hw_p->rx =
  761. (mal_desc_t *) ((int) hw_p->alloc_rx_buf +
  762. CFG_CACHELINE_SIZE -
  763. ((int) hw_p->
  764. alloc_rx_buf & CACHELINE_MASK));
  765. } else {
  766. hw_p->rx = hw_p->alloc_rx_buf;
  767. }
  768. for (i = 0; i < NUM_TX_BUFF; i++) {
  769. hw_p->tx[i].ctrl = 0;
  770. hw_p->tx[i].data_len = 0;
  771. if (hw_p->first_init == 0) {
  772. hw_p->txbuf_ptr =
  773. (char *) malloc (ENET_MAX_MTU_ALIGNED);
  774. if (NULL == hw_p->txbuf_ptr) {
  775. free(hw_p->alloc_rx_buf);
  776. free(hw_p->alloc_tx_buf);
  777. hw_p->alloc_rx_buf = NULL;
  778. hw_p->alloc_tx_buf = NULL;
  779. for(j = 0; j < i; j++) {
  780. free(hw_p->tx[i].data_ptr);
  781. hw_p->tx[i].data_ptr = NULL;
  782. }
  783. }
  784. }
  785. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  786. if ((NUM_TX_BUFF - 1) == i)
  787. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  788. hw_p->tx_run[i] = -1;
  789. #if 0
  790. printf ("TX_BUFF %d @ 0x%08lx\n", i,
  791. (ulong) hw_p->tx[i].data_ptr);
  792. #endif
  793. }
  794. for (i = 0; i < NUM_RX_BUFF; i++) {
  795. hw_p->rx[i].ctrl = 0;
  796. hw_p->rx[i].data_len = 0;
  797. /* rx[i].data_ptr = (char *) &rx_buff[i]; */
  798. hw_p->rx[i].data_ptr = (char *) NetRxPackets[i];
  799. if ((NUM_RX_BUFF - 1) == i)
  800. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  801. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  802. hw_p->rx_ready[i] = -1;
  803. #if 0
  804. printf ("RX_BUFF %d @ 0x%08lx\n", i, (ulong) hw_p->rx[i].data_ptr);
  805. #endif
  806. }
  807. reg = 0x00000000;
  808. reg |= dev->enetaddr[0]; /* set high address */
  809. reg = reg << 8;
  810. reg |= dev->enetaddr[1];
  811. out32 (EMAC_IAH + hw_p->hw_addr, reg);
  812. reg = 0x00000000;
  813. reg |= dev->enetaddr[2]; /* set low address */
  814. reg = reg << 8;
  815. reg |= dev->enetaddr[3];
  816. reg = reg << 8;
  817. reg |= dev->enetaddr[4];
  818. reg = reg << 8;
  819. reg |= dev->enetaddr[5];
  820. out32 (EMAC_IAL + hw_p->hw_addr, reg);
  821. switch (devnum) {
  822. case 1:
  823. /* setup MAL tx & rx channel pointers */
  824. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  825. mtdcr (maltxctp2r, hw_p->tx);
  826. #else
  827. mtdcr (maltxctp1r, hw_p->tx);
  828. #endif
  829. #if defined(CONFIG_440)
  830. mtdcr (maltxbattr, 0x0);
  831. mtdcr (malrxbattr, 0x0);
  832. #endif
  833. mtdcr (malrxctp1r, hw_p->rx);
  834. /* set RX buffer size */
  835. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  836. break;
  837. #if defined (CONFIG_440GX)
  838. case 2:
  839. /* setup MAL tx & rx channel pointers */
  840. mtdcr (maltxbattr, 0x0);
  841. mtdcr (malrxbattr, 0x0);
  842. mtdcr (maltxctp2r, hw_p->tx);
  843. mtdcr (malrxctp2r, hw_p->rx);
  844. /* set RX buffer size */
  845. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  846. break;
  847. case 3:
  848. /* setup MAL tx & rx channel pointers */
  849. mtdcr (maltxbattr, 0x0);
  850. mtdcr (maltxctp3r, hw_p->tx);
  851. mtdcr (malrxbattr, 0x0);
  852. mtdcr (malrxctp3r, hw_p->rx);
  853. /* set RX buffer size */
  854. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  855. break;
  856. #endif /* CONFIG_440GX */
  857. case 0:
  858. default:
  859. /* setup MAL tx & rx channel pointers */
  860. #if defined(CONFIG_440)
  861. mtdcr (maltxbattr, 0x0);
  862. mtdcr (malrxbattr, 0x0);
  863. #endif
  864. mtdcr (maltxctp0r, hw_p->tx);
  865. mtdcr (malrxctp0r, hw_p->rx);
  866. /* set RX buffer size */
  867. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  868. break;
  869. }
  870. /* Enable MAL transmit and receive channels */
  871. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  872. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  873. #else
  874. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  875. #endif
  876. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  877. /* set transmit enable & receive enable */
  878. out32 (EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  879. /* set receive fifo to 4k and tx fifo to 2k */
  880. mode_reg = in32 (EMAC_M1 + hw_p->hw_addr);
  881. mode_reg |= EMAC_M1_RFS_4K | EMAC_M1_TX_FIFO_2K;
  882. /* set speed */
  883. if (speed == _1000BASET) {
  884. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  885. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  886. unsigned long pfc1;
  887. mfsdr (sdr_pfc1, pfc1);
  888. pfc1 |= SDR0_PFC1_EM_1000;
  889. mtsdr (sdr_pfc1, pfc1);
  890. #endif
  891. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  892. } else if (speed == _100BASET)
  893. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  894. else
  895. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  896. if (duplex == FULL)
  897. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  898. out32 (EMAC_M1 + hw_p->hw_addr, mode_reg);
  899. /* Enable broadcast and indvidual address */
  900. /* TBS: enabling runts as some misbehaved nics will send runts */
  901. out32 (EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  902. /* we probably need to set the tx mode1 reg? maybe at tx time */
  903. /* set transmit request threshold register */
  904. out32 (EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  905. /* set receive low/high water mark register */
  906. #if defined(CONFIG_440)
  907. /* 440s has a 64 byte burst length */
  908. out32 (EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  909. #else
  910. /* 405s have a 16 byte burst length */
  911. out32 (EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  912. #endif /* defined(CONFIG_440) */
  913. out32 (EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  914. /* Set fifo limit entry in tx mode 0 */
  915. out32 (EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  916. /* Frame gap set */
  917. out32 (EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  918. /* Set EMAC IER */
  919. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  920. if (speed == _100BASET)
  921. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  922. out32 (EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  923. out32 (EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  924. if (hw_p->first_init == 0) {
  925. /*
  926. * Connect interrupt service routines
  927. */
  928. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  929. (interrupt_handler_t *) enetInt, dev);
  930. }
  931. mtmsr (msr); /* enable interrupts again */
  932. hw_p->bis = bis;
  933. hw_p->first_init = 1;
  934. return (1);
  935. }
  936. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  937. int len)
  938. {
  939. struct enet_frame *ef_ptr;
  940. ulong time_start, time_now;
  941. unsigned long temp_txm0;
  942. EMAC_4XX_HW_PST hw_p = dev->priv;
  943. ef_ptr = (struct enet_frame *) ptr;
  944. /*-----------------------------------------------------------------------+
  945. * Copy in our address into the frame.
  946. *-----------------------------------------------------------------------*/
  947. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  948. /*-----------------------------------------------------------------------+
  949. * If frame is too long or too short, modify length.
  950. *-----------------------------------------------------------------------*/
  951. /* TBS: where does the fragment go???? */
  952. if (len > ENET_MAX_MTU)
  953. len = ENET_MAX_MTU;
  954. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  955. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  956. /*-----------------------------------------------------------------------+
  957. * set TX Buffer busy, and send it
  958. *-----------------------------------------------------------------------*/
  959. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  960. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  961. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  962. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  963. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  964. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  965. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  966. __asm__ volatile ("eieio");
  967. out32 (EMAC_TXM0 + hw_p->hw_addr,
  968. in32 (EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  969. #ifdef INFO_4XX_ENET
  970. hw_p->stats.pkts_tx++;
  971. #endif
  972. /*-----------------------------------------------------------------------+
  973. * poll unitl the packet is sent and then make sure it is OK
  974. *-----------------------------------------------------------------------*/
  975. time_start = get_timer (0);
  976. while (1) {
  977. temp_txm0 = in32 (EMAC_TXM0 + hw_p->hw_addr);
  978. /* loop until either TINT turns on or 3 seconds elapse */
  979. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  980. /* transmit is done, so now check for errors
  981. * If there is an error, an interrupt should
  982. * happen when we return
  983. */
  984. time_now = get_timer (0);
  985. if ((time_now - time_start) > 3000) {
  986. return (-1);
  987. }
  988. } else {
  989. return (len);
  990. }
  991. }
  992. }
  993. #if defined (CONFIG_440) || defined(CONFIG_405EX)
  994. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  995. /*
  996. * Hack: On 440SP all enet irq sources are located on UIC1
  997. * Needs some cleanup. --sr
  998. */
  999. #define UIC0MSR uic1msr
  1000. #define UIC0SR uic1sr
  1001. #else
  1002. #define UIC0MSR uic0msr
  1003. #define UIC0SR uic0sr
  1004. #endif
  1005. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1006. defined(CONFIG_405EX)
  1007. #define UICMSR_ETHX uic0msr
  1008. #define UICSR_ETHX uic0sr
  1009. #else
  1010. #define UICMSR_ETHX uic1msr
  1011. #define UICSR_ETHX uic1sr
  1012. #endif
  1013. int enetInt (struct eth_device *dev)
  1014. {
  1015. int serviced;
  1016. int rc = -1; /* default to not us */
  1017. unsigned long mal_isr;
  1018. unsigned long emac_isr = 0;
  1019. unsigned long mal_rx_eob;
  1020. unsigned long my_uic0msr, my_uic1msr;
  1021. unsigned long my_uicmsr_ethx;
  1022. #if defined(CONFIG_440GX)
  1023. unsigned long my_uic2msr;
  1024. #endif
  1025. EMAC_4XX_HW_PST hw_p;
  1026. /*
  1027. * Because the mal is generic, we need to get the current
  1028. * eth device
  1029. */
  1030. #if defined(CONFIG_NET_MULTI)
  1031. dev = eth_get_dev();
  1032. #else
  1033. dev = emac0_dev;
  1034. #endif
  1035. hw_p = dev->priv;
  1036. /* enter loop that stays in interrupt code until nothing to service */
  1037. do {
  1038. serviced = 0;
  1039. my_uic0msr = mfdcr (UIC0MSR);
  1040. my_uic1msr = mfdcr (uic1msr);
  1041. #if defined(CONFIG_440GX)
  1042. my_uic2msr = mfdcr (uic2msr);
  1043. #endif
  1044. my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
  1045. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1046. && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
  1047. && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
  1048. /* not for us */
  1049. return (rc);
  1050. }
  1051. #if defined (CONFIG_440GX)
  1052. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1053. && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
  1054. /* not for us */
  1055. return (rc);
  1056. }
  1057. #endif
  1058. /* get and clear controller status interrupts */
  1059. /* look at Mal and EMAC interrupts */
  1060. if ((my_uic0msr & (UIC_MRE | UIC_MTE))
  1061. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1062. /* we have a MAL interrupt */
  1063. mal_isr = mfdcr (malesr);
  1064. /* look for mal error */
  1065. if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
  1066. mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
  1067. serviced = 1;
  1068. rc = 0;
  1069. }
  1070. }
  1071. /* port by port dispatch of emac interrupts */
  1072. if (hw_p->devnum == 0) {
  1073. if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
  1074. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1075. if ((hw_p->emac_ier & emac_isr) != 0) {
  1076. emac_err (dev, emac_isr);
  1077. serviced = 1;
  1078. rc = 0;
  1079. }
  1080. }
  1081. if ((hw_p->emac_ier & emac_isr)
  1082. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1083. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1084. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1085. mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
  1086. return (rc); /* we had errors so get out */
  1087. }
  1088. }
  1089. #if !defined(CONFIG_440SP)
  1090. if (hw_p->devnum == 1) {
  1091. if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
  1092. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1093. if ((hw_p->emac_ier & emac_isr) != 0) {
  1094. emac_err (dev, emac_isr);
  1095. serviced = 1;
  1096. rc = 0;
  1097. }
  1098. }
  1099. if ((hw_p->emac_ier & emac_isr)
  1100. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1101. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1102. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1103. mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
  1104. return (rc); /* we had errors so get out */
  1105. }
  1106. }
  1107. #if defined (CONFIG_440GX)
  1108. if (hw_p->devnum == 2) {
  1109. if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
  1110. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1111. if ((hw_p->emac_ier & emac_isr) != 0) {
  1112. emac_err (dev, emac_isr);
  1113. serviced = 1;
  1114. rc = 0;
  1115. }
  1116. }
  1117. if ((hw_p->emac_ier & emac_isr)
  1118. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1119. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1120. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1121. mtdcr (uic2sr, UIC_ETH2);
  1122. return (rc); /* we had errors so get out */
  1123. }
  1124. }
  1125. if (hw_p->devnum == 3) {
  1126. if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
  1127. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1128. if ((hw_p->emac_ier & emac_isr) != 0) {
  1129. emac_err (dev, emac_isr);
  1130. serviced = 1;
  1131. rc = 0;
  1132. }
  1133. }
  1134. if ((hw_p->emac_ier & emac_isr)
  1135. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1136. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1137. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1138. mtdcr (uic2sr, UIC_ETH3);
  1139. return (rc); /* we had errors so get out */
  1140. }
  1141. }
  1142. #endif /* CONFIG_440GX */
  1143. #endif /* !CONFIG_440SP */
  1144. /* handle MAX TX EOB interrupt from a tx */
  1145. if (my_uic0msr & UIC_MTE) {
  1146. mal_rx_eob = mfdcr (maltxeobisr);
  1147. mtdcr (maltxeobisr, mal_rx_eob);
  1148. mtdcr (UIC0SR, UIC_MTE);
  1149. }
  1150. /* handle MAL RX EOB interupt from a receive */
  1151. /* check for EOB on valid channels */
  1152. if (my_uic0msr & UIC_MRE) {
  1153. mal_rx_eob = mfdcr (malrxeobisr);
  1154. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1155. /* clear EOB
  1156. mtdcr(malrxeobisr, mal_rx_eob); */
  1157. enet_rcv (dev, emac_isr);
  1158. /* indicate that we serviced an interrupt */
  1159. serviced = 1;
  1160. rc = 0;
  1161. }
  1162. }
  1163. mtdcr (UIC0SR, UIC_MRE); /* Clear */
  1164. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1165. switch (hw_p->devnum) {
  1166. case 0:
  1167. mtdcr (UICSR_ETHX, UIC_ETH0);
  1168. break;
  1169. case 1:
  1170. mtdcr (UICSR_ETHX, UIC_ETH1);
  1171. break;
  1172. #if defined (CONFIG_440GX)
  1173. case 2:
  1174. mtdcr (uic2sr, UIC_ETH2);
  1175. break;
  1176. case 3:
  1177. mtdcr (uic2sr, UIC_ETH3);
  1178. break;
  1179. #endif /* CONFIG_440GX */
  1180. default:
  1181. break;
  1182. }
  1183. } while (serviced);
  1184. return (rc);
  1185. }
  1186. #else /* CONFIG_440 */
  1187. int enetInt (struct eth_device *dev)
  1188. {
  1189. int serviced;
  1190. int rc = -1; /* default to not us */
  1191. unsigned long mal_isr;
  1192. unsigned long emac_isr = 0;
  1193. unsigned long mal_rx_eob;
  1194. unsigned long my_uicmsr;
  1195. EMAC_4XX_HW_PST hw_p;
  1196. /*
  1197. * Because the mal is generic, we need to get the current
  1198. * eth device
  1199. */
  1200. #if defined(CONFIG_NET_MULTI)
  1201. dev = eth_get_dev();
  1202. #else
  1203. dev = emac0_dev;
  1204. #endif
  1205. hw_p = dev->priv;
  1206. /* enter loop that stays in interrupt code until nothing to service */
  1207. do {
  1208. serviced = 0;
  1209. my_uicmsr = mfdcr (uicmsr);
  1210. if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
  1211. return (rc);
  1212. }
  1213. /* get and clear controller status interrupts */
  1214. /* look at Mal and EMAC interrupts */
  1215. if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
  1216. mal_isr = mfdcr (malesr);
  1217. /* look for mal error */
  1218. if ((my_uicmsr & MAL_UIC_ERR) != 0) {
  1219. mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
  1220. serviced = 1;
  1221. rc = 0;
  1222. }
  1223. }
  1224. /* port by port dispatch of emac interrupts */
  1225. if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
  1226. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1227. if ((hw_p->emac_ier & emac_isr) != 0) {
  1228. emac_err (dev, emac_isr);
  1229. serviced = 1;
  1230. rc = 0;
  1231. }
  1232. }
  1233. if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
  1234. mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
  1235. return (rc); /* we had errors so get out */
  1236. }
  1237. /* handle MAX TX EOB interrupt from a tx */
  1238. if (my_uicmsr & UIC_MAL_TXEOB) {
  1239. mal_rx_eob = mfdcr (maltxeobisr);
  1240. mtdcr (maltxeobisr, mal_rx_eob);
  1241. mtdcr (uicsr, UIC_MAL_TXEOB);
  1242. }
  1243. /* handle MAL RX EOB interupt from a receive */
  1244. /* check for EOB on valid channels */
  1245. if (my_uicmsr & UIC_MAL_RXEOB)
  1246. {
  1247. mal_rx_eob = mfdcr (malrxeobisr);
  1248. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1249. /* clear EOB
  1250. mtdcr(malrxeobisr, mal_rx_eob); */
  1251. enet_rcv (dev, emac_isr);
  1252. /* indicate that we serviced an interrupt */
  1253. serviced = 1;
  1254. rc = 0;
  1255. }
  1256. }
  1257. mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
  1258. #if defined(CONFIG_405EZ)
  1259. mtsdr (sdricintstat, SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1260. #endif /* defined(CONFIG_405EZ) */
  1261. }
  1262. while (serviced);
  1263. return (rc);
  1264. }
  1265. #endif /* CONFIG_440 */
  1266. /*-----------------------------------------------------------------------------+
  1267. * MAL Error Routine
  1268. *-----------------------------------------------------------------------------*/
  1269. static void mal_err (struct eth_device *dev, unsigned long isr,
  1270. unsigned long uic, unsigned long maldef,
  1271. unsigned long mal_errr)
  1272. {
  1273. EMAC_4XX_HW_PST hw_p = dev->priv;
  1274. mtdcr (malesr, isr); /* clear interrupt */
  1275. /* clear DE interrupt */
  1276. mtdcr (maltxdeir, 0xC0000000);
  1277. mtdcr (malrxdeir, 0x80000000);
  1278. #ifdef INFO_4XX_ENET
  1279. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1280. #endif
  1281. eth_init (hw_p->bis); /* start again... */
  1282. }
  1283. /*-----------------------------------------------------------------------------+
  1284. * EMAC Error Routine
  1285. *-----------------------------------------------------------------------------*/
  1286. static void emac_err (struct eth_device *dev, unsigned long isr)
  1287. {
  1288. EMAC_4XX_HW_PST hw_p = dev->priv;
  1289. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1290. out32 (EMAC_ISR + hw_p->hw_addr, isr);
  1291. }
  1292. /*-----------------------------------------------------------------------------+
  1293. * enet_rcv() handles the ethernet receive data
  1294. *-----------------------------------------------------------------------------*/
  1295. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1296. {
  1297. struct enet_frame *ef_ptr;
  1298. unsigned long data_len;
  1299. unsigned long rx_eob_isr;
  1300. EMAC_4XX_HW_PST hw_p = dev->priv;
  1301. int handled = 0;
  1302. int i;
  1303. int loop_count = 0;
  1304. rx_eob_isr = mfdcr (malrxeobisr);
  1305. if ((0x80000000 >> hw_p->devnum) & rx_eob_isr) {
  1306. /* clear EOB */
  1307. mtdcr (malrxeobisr, rx_eob_isr);
  1308. /* EMAC RX done */
  1309. while (1) { /* do all */
  1310. i = hw_p->rx_slot;
  1311. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1312. || (loop_count >= NUM_RX_BUFF))
  1313. break;
  1314. loop_count++;
  1315. handled++;
  1316. data_len = (unsigned long) hw_p->rx[i].data_len; /* Get len */
  1317. if (data_len) {
  1318. if (data_len > ENET_MAX_MTU) /* Check len */
  1319. data_len = 0;
  1320. else {
  1321. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1322. data_len = 0;
  1323. hw_p->stats.rx_err_log[hw_p->
  1324. rx_err_index]
  1325. = hw_p->rx[i].ctrl;
  1326. hw_p->rx_err_index++;
  1327. if (hw_p->rx_err_index ==
  1328. MAX_ERR_LOG)
  1329. hw_p->rx_err_index =
  1330. 0;
  1331. } /* emac_erros */
  1332. } /* data_len < max mtu */
  1333. } /* if data_len */
  1334. if (!data_len) { /* no data */
  1335. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1336. hw_p->stats.data_len_err++; /* Error at Rx */
  1337. }
  1338. /* !data_len */
  1339. /* AS.HARNOIS */
  1340. /* Check if user has already eaten buffer */
  1341. /* if not => ERROR */
  1342. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1343. if (hw_p->is_receiving)
  1344. printf ("ERROR : Receive buffers are full!\n");
  1345. break;
  1346. } else {
  1347. hw_p->stats.rx_frames++;
  1348. hw_p->stats.rx += data_len;
  1349. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1350. data_ptr;
  1351. #ifdef INFO_4XX_ENET
  1352. hw_p->stats.pkts_rx++;
  1353. #endif
  1354. /* AS.HARNOIS
  1355. * use ring buffer
  1356. */
  1357. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1358. hw_p->rx_i_index++;
  1359. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1360. hw_p->rx_i_index = 0;
  1361. hw_p->rx_slot++;
  1362. if (NUM_RX_BUFF == hw_p->rx_slot)
  1363. hw_p->rx_slot = 0;
  1364. /* AS.HARNOIS
  1365. * free receive buffer only when
  1366. * buffer has been handled (eth_rx)
  1367. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1368. */
  1369. } /* if data_len */
  1370. } /* while */
  1371. } /* if EMACK_RXCHL */
  1372. }
  1373. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1374. {
  1375. int length;
  1376. int user_index;
  1377. unsigned long msr;
  1378. EMAC_4XX_HW_PST hw_p = dev->priv;
  1379. hw_p->is_receiving = 1; /* tell driver */
  1380. for (;;) {
  1381. /* AS.HARNOIS
  1382. * use ring buffer and
  1383. * get index from rx buffer desciptor queue
  1384. */
  1385. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1386. if (user_index == -1) {
  1387. length = -1;
  1388. break; /* nothing received - leave for() loop */
  1389. }
  1390. msr = mfmsr ();
  1391. mtmsr (msr & ~(MSR_EE));
  1392. length = hw_p->rx[user_index].data_len;
  1393. /* Pass the packet up to the protocol layers. */
  1394. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1395. /* NetReceive(NetRxPackets[i], length); */
  1396. NetReceive (NetRxPackets[user_index], length - 4);
  1397. /* Free Recv Buffer */
  1398. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1399. /* Free rx buffer descriptor queue */
  1400. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1401. hw_p->rx_u_index++;
  1402. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1403. hw_p->rx_u_index = 0;
  1404. #ifdef INFO_4XX_ENET
  1405. hw_p->stats.pkts_handled++;
  1406. #endif
  1407. mtmsr (msr); /* Enable IRQ's */
  1408. }
  1409. hw_p->is_receiving = 0; /* tell driver */
  1410. return length;
  1411. }
  1412. int ppc_4xx_eth_initialize (bd_t * bis)
  1413. {
  1414. static int virgin = 0;
  1415. struct eth_device *dev;
  1416. int eth_num = 0;
  1417. EMAC_4XX_HW_PST hw = NULL;
  1418. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1419. u32 hw_addr[4];
  1420. #if defined(CONFIG_440GX)
  1421. unsigned long pfc1;
  1422. mfsdr (sdr_pfc1, pfc1);
  1423. pfc1 &= ~(0x01e00000);
  1424. pfc1 |= 0x01200000;
  1425. mtsdr (sdr_pfc1, pfc1);
  1426. #endif
  1427. /* first clear all mac-addresses */
  1428. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1429. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1430. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1431. switch (eth_num) {
  1432. default: /* fall through */
  1433. case 0:
  1434. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1435. bis->bi_enetaddr, 6);
  1436. hw_addr[eth_num] = 0x0;
  1437. break;
  1438. #ifdef CONFIG_HAS_ETH1
  1439. case 1:
  1440. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1441. bis->bi_enet1addr, 6);
  1442. hw_addr[eth_num] = 0x100;
  1443. break;
  1444. #endif
  1445. #ifdef CONFIG_HAS_ETH2
  1446. case 2:
  1447. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1448. bis->bi_enet2addr, 6);
  1449. hw_addr[eth_num] = 0x400;
  1450. break;
  1451. #endif
  1452. #ifdef CONFIG_HAS_ETH3
  1453. case 3:
  1454. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1455. bis->bi_enet3addr, 6);
  1456. hw_addr[eth_num] = 0x600;
  1457. break;
  1458. #endif
  1459. }
  1460. }
  1461. /* set phy num and mode */
  1462. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1463. bis->bi_phymode[0] = 0;
  1464. #if defined(CONFIG_PHY1_ADDR)
  1465. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1466. bis->bi_phymode[1] = 0;
  1467. #endif
  1468. #if defined(CONFIG_440GX)
  1469. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1470. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1471. bis->bi_phymode[2] = 2;
  1472. bis->bi_phymode[3] = 2;
  1473. #endif
  1474. #if defined(CONFIG_440GX) || \
  1475. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1476. defined(CONFIG_405EX)
  1477. ppc_4xx_eth_setup_bridge(0, bis);
  1478. #endif
  1479. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1480. /*
  1481. * See if we can actually bring up the interface,
  1482. * otherwise, skip it
  1483. */
  1484. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1485. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1486. continue;
  1487. }
  1488. /* Allocate device structure */
  1489. dev = (struct eth_device *) malloc (sizeof (*dev));
  1490. if (dev == NULL) {
  1491. printf ("ppc_4xx_eth_initialize: "
  1492. "Cannot allocate eth_device %d\n", eth_num);
  1493. return (-1);
  1494. }
  1495. memset(dev, 0, sizeof(*dev));
  1496. /* Allocate our private use data */
  1497. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1498. if (hw == NULL) {
  1499. printf ("ppc_4xx_eth_initialize: "
  1500. "Cannot allocate private hw data for eth_device %d",
  1501. eth_num);
  1502. free (dev);
  1503. return (-1);
  1504. }
  1505. memset(hw, 0, sizeof(*hw));
  1506. hw->hw_addr = hw_addr[eth_num];
  1507. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1508. hw->devnum = eth_num;
  1509. hw->print_speed = 1;
  1510. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1511. dev->priv = (void *) hw;
  1512. dev->init = ppc_4xx_eth_init;
  1513. dev->halt = ppc_4xx_eth_halt;
  1514. dev->send = ppc_4xx_eth_send;
  1515. dev->recv = ppc_4xx_eth_rx;
  1516. if (0 == virgin) {
  1517. /* set the MAL IER ??? names may change with new spec ??? */
  1518. #if defined(CONFIG_440SPE) || \
  1519. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1520. defined(CONFIG_405EX)
  1521. mal_ier =
  1522. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1523. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1524. #else
  1525. mal_ier =
  1526. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1527. MAL_IER_OPBE | MAL_IER_PLBE;
  1528. #endif
  1529. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1530. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1531. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1532. mtdcr (malier, mal_ier);
  1533. /* install MAL interrupt handler */
  1534. irq_install_handler (VECNUM_MS,
  1535. (interrupt_handler_t *) enetInt,
  1536. dev);
  1537. irq_install_handler (VECNUM_MTE,
  1538. (interrupt_handler_t *) enetInt,
  1539. dev);
  1540. irq_install_handler (VECNUM_MRE,
  1541. (interrupt_handler_t *) enetInt,
  1542. dev);
  1543. irq_install_handler (VECNUM_TXDE,
  1544. (interrupt_handler_t *) enetInt,
  1545. dev);
  1546. irq_install_handler (VECNUM_RXDE,
  1547. (interrupt_handler_t *) enetInt,
  1548. dev);
  1549. virgin = 1;
  1550. }
  1551. #if defined(CONFIG_NET_MULTI)
  1552. eth_register (dev);
  1553. #else
  1554. emac0_dev = dev;
  1555. #endif
  1556. #if defined(CONFIG_NET_MULTI)
  1557. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1558. miiphy_register (dev->name,
  1559. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1560. #endif
  1561. #endif
  1562. } /* end for each supported device */
  1563. return (1);
  1564. }
  1565. #if !defined(CONFIG_NET_MULTI)
  1566. void eth_halt (void) {
  1567. if (emac0_dev) {
  1568. ppc_4xx_eth_halt(emac0_dev);
  1569. free(emac0_dev);
  1570. emac0_dev = NULL;
  1571. }
  1572. }
  1573. int eth_init (bd_t *bis)
  1574. {
  1575. ppc_4xx_eth_initialize(bis);
  1576. if (emac0_dev) {
  1577. return ppc_4xx_eth_init(emac0_dev, bis);
  1578. } else {
  1579. printf("ERROR: ethaddr not set!\n");
  1580. return -1;
  1581. }
  1582. }
  1583. int eth_send(volatile void *packet, int length)
  1584. {
  1585. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1586. }
  1587. int eth_rx(void)
  1588. {
  1589. return (ppc_4xx_eth_rx(emac0_dev));
  1590. }
  1591. int emac4xx_miiphy_initialize (bd_t * bis)
  1592. {
  1593. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1594. miiphy_register ("ppc_4xx_eth0",
  1595. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1596. #endif
  1597. return 0;
  1598. }
  1599. #endif /* !defined(CONFIG_NET_MULTI) */
  1600. #endif