44x_spd_ddr.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449
  1. /*
  2. * cpu/ppc4xx/44x_spd_ddr.c
  3. * This SPD DDR detection code supports IBM/AMCC PPC44x cpu with a
  4. * DDR controller. Those are 440GP/GX/EP/GR.
  5. *
  6. * (C) Copyright 2001
  7. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  8. *
  9. * Based on code by:
  10. *
  11. * Kenneth Johansson ,Ericsson AB.
  12. * kenneth.johansson@etx.ericsson.se
  13. *
  14. * hacked up by bill hunter. fixed so we could run before
  15. * serial_init and console_init. previous version avoided this by
  16. * running out of cache memory during serial/console init, then running
  17. * this code later.
  18. *
  19. * (C) Copyright 2002
  20. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  21. * Support for AMCC 440 based on OpenBIOS draminit.c from IBM.
  22. *
  23. * (C) Copyright 2005-2007
  24. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  25. *
  26. * See file CREDITS for list of people who contributed to this
  27. * project.
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. /* define DEBUG for debugging output (obviously ;-)) */
  45. #if 0
  46. #define DEBUG
  47. #endif
  48. #include <common.h>
  49. #include <asm/processor.h>
  50. #include <i2c.h>
  51. #include <ppc4xx.h>
  52. #include <asm/mmu.h>
  53. #if defined(CONFIG_SPD_EEPROM) && \
  54. (defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  55. defined(CONFIG_440EP) || defined(CONFIG_440GR))
  56. /*
  57. * Set default values
  58. */
  59. #ifndef CFG_I2C_SPEED
  60. #define CFG_I2C_SPEED 50000
  61. #endif
  62. #ifndef CFG_I2C_SLAVE
  63. #define CFG_I2C_SLAVE 0xFE
  64. #endif
  65. #define ONE_BILLION 1000000000
  66. /*
  67. * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
  68. */
  69. void __spd_ddr_init_hang (void)
  70. {
  71. hang ();
  72. }
  73. void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
  74. /*-----------------------------------------------------------------------------
  75. | Memory Controller Options 0
  76. +-----------------------------------------------------------------------------*/
  77. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  78. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  79. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  80. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  81. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  82. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  83. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  84. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  85. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  86. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  87. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  88. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  89. /*-----------------------------------------------------------------------------
  90. | Memory Controller Options 1
  91. +-----------------------------------------------------------------------------*/
  92. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  93. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  94. /*-----------------------------------------------------------------------------+
  95. | SDRAM DEVPOT Options
  96. +-----------------------------------------------------------------------------*/
  97. #define SDRAM_DEVOPT_DLL 0x80000000
  98. #define SDRAM_DEVOPT_DS 0x40000000
  99. /*-----------------------------------------------------------------------------+
  100. | SDRAM MCSTS Options
  101. +-----------------------------------------------------------------------------*/
  102. #define SDRAM_MCSTS_MRSC 0x80000000
  103. #define SDRAM_MCSTS_SRMS 0x40000000
  104. #define SDRAM_MCSTS_CIS 0x20000000
  105. /*-----------------------------------------------------------------------------
  106. | SDRAM Refresh Timer Register
  107. +-----------------------------------------------------------------------------*/
  108. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  109. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  110. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  111. /*-----------------------------------------------------------------------------+
  112. | SDRAM UABus Base Address Reg
  113. +-----------------------------------------------------------------------------*/
  114. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  115. /*-----------------------------------------------------------------------------+
  116. | Memory Bank 0-7 configuration
  117. +-----------------------------------------------------------------------------*/
  118. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  119. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  120. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  121. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  122. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  123. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  124. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  125. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  126. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  127. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  128. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  129. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  130. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  131. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  132. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  133. /*-----------------------------------------------------------------------------+
  134. | SDRAM TR0 Options
  135. +-----------------------------------------------------------------------------*/
  136. #define SDRAM_TR0_SDWR_MASK 0x80000000
  137. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  138. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  139. #define SDRAM_TR0_SDWD_MASK 0x40000000
  140. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  141. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  142. #define SDRAM_TR0_SDCL_MASK 0x01800000
  143. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  144. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  145. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  146. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  147. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  148. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  149. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  150. #define SDRAM_TR0_SDCP_MASK 0x00030000
  151. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  152. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  153. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  154. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  155. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  156. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  157. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  158. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  159. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  160. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  161. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  162. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  163. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  164. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  165. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  166. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  167. #define SDRAM_TR0_SDRD_MASK 0x00000003
  168. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  169. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  170. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  171. /*-----------------------------------------------------------------------------+
  172. | SDRAM TR1 Options
  173. +-----------------------------------------------------------------------------*/
  174. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  175. #define SDRAM_TR1_RDSS_TR0 0x00000000
  176. #define SDRAM_TR1_RDSS_TR1 0x40000000
  177. #define SDRAM_TR1_RDSS_TR2 0x80000000
  178. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  179. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  180. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  181. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  182. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  183. #define SDRAM_TR1_RDCD_MASK 0x00000800
  184. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  185. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  186. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  187. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  188. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  189. #define SDRAM_TR1_RDCT_MIN 0x00000000
  190. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  191. /*-----------------------------------------------------------------------------+
  192. | SDRAM WDDCTR Options
  193. +-----------------------------------------------------------------------------*/
  194. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  195. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  196. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  197. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  198. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  199. /*-----------------------------------------------------------------------------+
  200. | SDRAM CLKTR Options
  201. +-----------------------------------------------------------------------------*/
  202. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  203. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  204. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  205. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  206. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  207. /*-----------------------------------------------------------------------------+
  208. | SDRAM DLYCAL Options
  209. +-----------------------------------------------------------------------------*/
  210. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  211. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  212. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  213. /*-----------------------------------------------------------------------------+
  214. | General Definition
  215. +-----------------------------------------------------------------------------*/
  216. #define DEFAULT_SPD_ADDR1 0x53
  217. #define DEFAULT_SPD_ADDR2 0x52
  218. #define MAXBANKS 4 /* at most 4 dimm banks */
  219. #define MAX_SPD_BYTES 256
  220. #define NUMHALFCYCLES 4
  221. #define NUMMEMTESTS 8
  222. #define NUMMEMWORDS 8
  223. #define MAXBXCR 4
  224. #define TRUE 1
  225. #define FALSE 0
  226. /*
  227. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2 memory
  228. * region. Right now the cache should still be disabled in U-Boot because of the
  229. * EMAC driver, that need it's buffer descriptor to be located in non cached
  230. * memory.
  231. *
  232. * If at some time this restriction doesn't apply anymore, just define
  233. * CFG_ENABLE_SDRAM_CACHE in the board config file and this code should setup
  234. * everything correctly.
  235. */
  236. #ifdef CFG_ENABLE_SDRAM_CACHE
  237. #define MY_TLB_WORD2_I_ENABLE 0 /* enable caching on SDRAM */
  238. #else
  239. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE /* disable caching on SDRAM */
  240. #endif
  241. /* bank_parms is used to sort the bank sizes by descending order */
  242. struct bank_param {
  243. unsigned long cr;
  244. unsigned long bank_size_bytes;
  245. };
  246. typedef struct bank_param BANKPARMS;
  247. #ifdef CFG_SIMULATE_SPD_EEPROM
  248. extern const unsigned char cfg_simulate_spd_eeprom[128];
  249. #endif
  250. static unsigned char spd_read(uchar chip, uint addr);
  251. static void get_spd_info(unsigned long *dimm_populated,
  252. unsigned char *iic0_dimm_addr,
  253. unsigned long num_dimm_banks);
  254. static void check_mem_type(unsigned long *dimm_populated,
  255. unsigned char *iic0_dimm_addr,
  256. unsigned long num_dimm_banks);
  257. static void check_volt_type(unsigned long *dimm_populated,
  258. unsigned char *iic0_dimm_addr,
  259. unsigned long num_dimm_banks);
  260. static void program_cfg0(unsigned long *dimm_populated,
  261. unsigned char *iic0_dimm_addr,
  262. unsigned long num_dimm_banks);
  263. static void program_cfg1(unsigned long *dimm_populated,
  264. unsigned char *iic0_dimm_addr,
  265. unsigned long num_dimm_banks);
  266. static void program_rtr(unsigned long *dimm_populated,
  267. unsigned char *iic0_dimm_addr,
  268. unsigned long num_dimm_banks);
  269. static void program_tr0(unsigned long *dimm_populated,
  270. unsigned char *iic0_dimm_addr,
  271. unsigned long num_dimm_banks);
  272. static void program_tr1(void);
  273. #ifdef CONFIG_DDR_ECC
  274. static void program_ecc(unsigned long num_bytes);
  275. #endif
  276. static unsigned long program_bxcr(unsigned long *dimm_populated,
  277. unsigned char *iic0_dimm_addr,
  278. unsigned long num_dimm_banks);
  279. /*
  280. * This function is reading data from the DIMM module EEPROM over the SPD bus
  281. * and uses that to program the sdram controller.
  282. *
  283. * This works on boards that has the same schematics that the AMCC walnut has.
  284. *
  285. * BUG: Don't handle ECC memory
  286. * BUG: A few values in the TR register is currently hardcoded
  287. */
  288. long int spd_sdram(void) {
  289. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  290. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  291. unsigned long total_size;
  292. unsigned long cfg0;
  293. unsigned long mcsts;
  294. unsigned long num_dimm_banks; /* on board dimm banks */
  295. num_dimm_banks = sizeof(iic0_dimm_addr);
  296. /*
  297. * Make sure I2C controller is initialized
  298. * before continuing.
  299. */
  300. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  301. /*
  302. * Read the SPD information using I2C interface. Check to see if the
  303. * DIMM slots are populated.
  304. */
  305. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  306. /*
  307. * Check the memory type for the dimms plugged.
  308. */
  309. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  310. /*
  311. * Check the voltage type for the dimms plugged.
  312. */
  313. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  314. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  315. /*
  316. * Soft-reset SDRAM controller.
  317. */
  318. mtsdr(sdr_srst, SDR0_SRST_DMC);
  319. mtsdr(sdr_srst, 0x00000000);
  320. #endif
  321. /*
  322. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  323. */
  324. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  325. /*
  326. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  327. */
  328. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  329. /*
  330. * program SDRAM refresh register (SDRAM0_RTR)
  331. */
  332. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  333. /*
  334. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  335. */
  336. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  337. /*
  338. * program the BxCR registers to find out total sdram installed
  339. */
  340. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  341. num_dimm_banks);
  342. #ifdef CONFIG_PROG_SDRAM_TLB /* this define should eventually be removed */
  343. /* and program tlb entries for this size (dynamic) */
  344. program_tlb(0, 0, total_size, MY_TLB_WORD2_I_ENABLE);
  345. #endif
  346. /*
  347. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  348. */
  349. mtsdram(mem_clktr, 0x40000000);
  350. /*
  351. * delay to ensure 200 usec has elapsed
  352. */
  353. udelay(400);
  354. /*
  355. * enable the memory controller
  356. */
  357. mfsdram(mem_cfg0, cfg0);
  358. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  359. /*
  360. * wait for SDRAM_CFG0_DC_EN to complete
  361. */
  362. while (1) {
  363. mfsdram(mem_mcsts, mcsts);
  364. if ((mcsts & SDRAM_MCSTS_MRSC) != 0)
  365. break;
  366. }
  367. /*
  368. * program SDRAM Timing Register 1, adding some delays
  369. */
  370. program_tr1();
  371. #ifdef CONFIG_DDR_ECC
  372. /*
  373. * If ecc is enabled, initialize the parity bits.
  374. */
  375. program_ecc(total_size);
  376. #endif
  377. return total_size;
  378. }
  379. static unsigned char spd_read(uchar chip, uint addr)
  380. {
  381. unsigned char data[2];
  382. #ifdef CFG_SIMULATE_SPD_EEPROM
  383. if (chip == CFG_SIMULATE_SPD_EEPROM) {
  384. /*
  385. * Onboard spd eeprom requested -> simulate values
  386. */
  387. return cfg_simulate_spd_eeprom[addr];
  388. }
  389. #endif /* CFG_SIMULATE_SPD_EEPROM */
  390. if (i2c_probe(chip) == 0) {
  391. if (i2c_read(chip, addr, 1, data, 1) == 0) {
  392. return data[0];
  393. }
  394. }
  395. return 0;
  396. }
  397. static void get_spd_info(unsigned long *dimm_populated,
  398. unsigned char *iic0_dimm_addr,
  399. unsigned long num_dimm_banks)
  400. {
  401. unsigned long dimm_num;
  402. unsigned long dimm_found;
  403. unsigned char num_of_bytes;
  404. unsigned char total_size;
  405. dimm_found = FALSE;
  406. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  407. num_of_bytes = 0;
  408. total_size = 0;
  409. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  410. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  411. if ((num_of_bytes != 0) && (total_size != 0)) {
  412. dimm_populated[dimm_num] = TRUE;
  413. dimm_found = TRUE;
  414. debug("DIMM slot %lu: populated\n", dimm_num);
  415. } else {
  416. dimm_populated[dimm_num] = FALSE;
  417. debug("DIMM slot %lu: Not populated\n", dimm_num);
  418. }
  419. }
  420. if (dimm_found == FALSE) {
  421. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  422. spd_ddr_init_hang ();
  423. }
  424. }
  425. static void check_mem_type(unsigned long *dimm_populated,
  426. unsigned char *iic0_dimm_addr,
  427. unsigned long num_dimm_banks)
  428. {
  429. unsigned long dimm_num;
  430. unsigned char dimm_type;
  431. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  432. if (dimm_populated[dimm_num] == TRUE) {
  433. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  434. switch (dimm_type) {
  435. case 7:
  436. debug("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  437. break;
  438. default:
  439. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  440. dimm_num);
  441. printf("Only DDR SDRAM DIMMs are supported.\n");
  442. printf("Replace the DIMM module with a supported DIMM.\n\n");
  443. spd_ddr_init_hang ();
  444. break;
  445. }
  446. }
  447. }
  448. }
  449. static void check_volt_type(unsigned long *dimm_populated,
  450. unsigned char *iic0_dimm_addr,
  451. unsigned long num_dimm_banks)
  452. {
  453. unsigned long dimm_num;
  454. unsigned long voltage_type;
  455. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  456. if (dimm_populated[dimm_num] == TRUE) {
  457. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  458. if (voltage_type != 0x04) {
  459. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  460. dimm_num);
  461. spd_ddr_init_hang ();
  462. } else {
  463. debug("DIMM %lu voltage level supported.\n", dimm_num);
  464. }
  465. break;
  466. }
  467. }
  468. }
  469. static void program_cfg0(unsigned long *dimm_populated,
  470. unsigned char *iic0_dimm_addr,
  471. unsigned long num_dimm_banks)
  472. {
  473. unsigned long dimm_num;
  474. unsigned long cfg0;
  475. unsigned long ecc_enabled;
  476. unsigned char ecc;
  477. unsigned char attributes;
  478. unsigned long data_width;
  479. unsigned long dimm_32bit;
  480. unsigned long dimm_64bit;
  481. /*
  482. * get Memory Controller Options 0 data
  483. */
  484. mfsdram(mem_cfg0, cfg0);
  485. /*
  486. * clear bits
  487. */
  488. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  489. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  490. SDRAM_CFG0_DMWD_MASK |
  491. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  492. /*
  493. * FIXME: assume the DDR SDRAMs in both banks are the same
  494. */
  495. ecc_enabled = TRUE;
  496. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  497. if (dimm_populated[dimm_num] == TRUE) {
  498. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  499. if (ecc != 0x02) {
  500. ecc_enabled = FALSE;
  501. }
  502. /*
  503. * program Registered DIMM Enable
  504. */
  505. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  506. if ((attributes & 0x02) != 0x00) {
  507. cfg0 |= SDRAM_CFG0_RDEN;
  508. }
  509. /*
  510. * program DDR SDRAM Data Width
  511. */
  512. data_width =
  513. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  514. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  515. if (data_width == 64 || data_width == 72) {
  516. dimm_64bit = TRUE;
  517. cfg0 |= SDRAM_CFG0_DMWD_64;
  518. } else if (data_width == 32 || data_width == 40) {
  519. dimm_32bit = TRUE;
  520. cfg0 |= SDRAM_CFG0_DMWD_32;
  521. } else {
  522. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  523. data_width);
  524. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  525. spd_ddr_init_hang ();
  526. }
  527. break;
  528. }
  529. }
  530. /*
  531. * program Memory Data Error Checking
  532. */
  533. if (ecc_enabled == TRUE) {
  534. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  535. } else {
  536. cfg0 |= SDRAM_CFG0_MCHK_NON;
  537. }
  538. /*
  539. * program Page Management Unit (0 == enabled)
  540. */
  541. cfg0 &= ~SDRAM_CFG0_PMUD;
  542. /*
  543. * program Memory Controller Options 0
  544. * Note: DCEN must be enabled after all DDR SDRAM controller
  545. * configuration registers get initialized.
  546. */
  547. mtsdram(mem_cfg0, cfg0);
  548. }
  549. static void program_cfg1(unsigned long *dimm_populated,
  550. unsigned char *iic0_dimm_addr,
  551. unsigned long num_dimm_banks)
  552. {
  553. unsigned long cfg1;
  554. mfsdram(mem_cfg1, cfg1);
  555. /*
  556. * Self-refresh exit, disable PM
  557. */
  558. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  559. /*
  560. * program Memory Controller Options 1
  561. */
  562. mtsdram(mem_cfg1, cfg1);
  563. }
  564. static void program_rtr(unsigned long *dimm_populated,
  565. unsigned char *iic0_dimm_addr,
  566. unsigned long num_dimm_banks)
  567. {
  568. unsigned long dimm_num;
  569. unsigned long bus_period_x_10;
  570. unsigned long refresh_rate = 0;
  571. unsigned char refresh_rate_type;
  572. unsigned long refresh_interval;
  573. unsigned long sdram_rtr;
  574. PPC4xx_SYS_INFO sys_info;
  575. /*
  576. * get the board info
  577. */
  578. get_sys_info(&sys_info);
  579. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  580. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  581. if (dimm_populated[dimm_num] == TRUE) {
  582. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  583. switch (refresh_rate_type) {
  584. case 0x00:
  585. refresh_rate = 15625;
  586. break;
  587. case 0x01:
  588. refresh_rate = 15625/4;
  589. break;
  590. case 0x02:
  591. refresh_rate = 15625/2;
  592. break;
  593. case 0x03:
  594. refresh_rate = 15626*2;
  595. break;
  596. case 0x04:
  597. refresh_rate = 15625*4;
  598. break;
  599. case 0x05:
  600. refresh_rate = 15625*8;
  601. break;
  602. default:
  603. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  604. dimm_num);
  605. printf("Replace the DIMM module with a supported DIMM.\n");
  606. break;
  607. }
  608. break;
  609. }
  610. }
  611. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  612. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  613. /*
  614. * program Refresh Timer Register (SDRAM0_RTR)
  615. */
  616. mtsdram(mem_rtr, sdram_rtr);
  617. }
  618. static void program_tr0(unsigned long *dimm_populated,
  619. unsigned char *iic0_dimm_addr,
  620. unsigned long num_dimm_banks)
  621. {
  622. unsigned long dimm_num;
  623. unsigned long tr0;
  624. unsigned char wcsbc;
  625. unsigned char t_rp_ns;
  626. unsigned char t_rcd_ns;
  627. unsigned char t_ras_ns;
  628. unsigned long t_rp_clk;
  629. unsigned long t_ras_rcd_clk;
  630. unsigned long t_rcd_clk;
  631. unsigned long t_rfc_clk;
  632. unsigned long plb_check;
  633. unsigned char cas_bit;
  634. unsigned long cas_index;
  635. unsigned char cas_2_0_available;
  636. unsigned char cas_2_5_available;
  637. unsigned char cas_3_0_available;
  638. unsigned long cycle_time_ns_x_10[3];
  639. unsigned long tcyc_3_0_ns_x_10;
  640. unsigned long tcyc_2_5_ns_x_10;
  641. unsigned long tcyc_2_0_ns_x_10;
  642. unsigned long tcyc_reg;
  643. unsigned long bus_period_x_10;
  644. PPC4xx_SYS_INFO sys_info;
  645. unsigned long residue;
  646. /*
  647. * get the board info
  648. */
  649. get_sys_info(&sys_info);
  650. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  651. /*
  652. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  653. */
  654. mfsdram(mem_tr0, tr0);
  655. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  656. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  657. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  658. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  659. /*
  660. * initialization
  661. */
  662. wcsbc = 0;
  663. t_rp_ns = 0;
  664. t_rcd_ns = 0;
  665. t_ras_ns = 0;
  666. cas_2_0_available = TRUE;
  667. cas_2_5_available = TRUE;
  668. cas_3_0_available = TRUE;
  669. tcyc_2_0_ns_x_10 = 0;
  670. tcyc_2_5_ns_x_10 = 0;
  671. tcyc_3_0_ns_x_10 = 0;
  672. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  673. if (dimm_populated[dimm_num] == TRUE) {
  674. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  675. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  676. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  677. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  678. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  679. for (cas_index = 0; cas_index < 3; cas_index++) {
  680. switch (cas_index) {
  681. case 0:
  682. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  683. break;
  684. case 1:
  685. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  686. break;
  687. default:
  688. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  689. break;
  690. }
  691. if ((tcyc_reg & 0x0F) >= 10) {
  692. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  693. dimm_num);
  694. spd_ddr_init_hang ();
  695. }
  696. cycle_time_ns_x_10[cas_index] =
  697. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  698. }
  699. cas_index = 0;
  700. if ((cas_bit & 0x80) != 0) {
  701. cas_index += 3;
  702. } else if ((cas_bit & 0x40) != 0) {
  703. cas_index += 2;
  704. } else if ((cas_bit & 0x20) != 0) {
  705. cas_index += 1;
  706. }
  707. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  708. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  709. cas_index++;
  710. } else {
  711. if (cas_index != 0) {
  712. cas_index++;
  713. }
  714. cas_3_0_available = FALSE;
  715. }
  716. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  717. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  718. cas_index++;
  719. } else {
  720. if (cas_index != 0) {
  721. cas_index++;
  722. }
  723. cas_2_5_available = FALSE;
  724. }
  725. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  726. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  727. cas_index++;
  728. } else {
  729. if (cas_index != 0) {
  730. cas_index++;
  731. }
  732. cas_2_0_available = FALSE;
  733. }
  734. break;
  735. }
  736. }
  737. /*
  738. * Program SD_WR and SD_WCSBC fields
  739. */
  740. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  741. switch (wcsbc) {
  742. case 0:
  743. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  744. break;
  745. default:
  746. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  747. break;
  748. }
  749. /*
  750. * Program SD_CASL field
  751. */
  752. if ((cas_2_0_available == TRUE) &&
  753. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  754. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  755. } else if ((cas_2_5_available == TRUE) &&
  756. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  757. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  758. } else if ((cas_3_0_available == TRUE) &&
  759. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  760. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  761. } else {
  762. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  763. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  764. printf("Make sure the PLB speed is within the supported range.\n");
  765. spd_ddr_init_hang ();
  766. }
  767. /*
  768. * Calculate Trp in clock cycles and round up if necessary
  769. * Program SD_PTA field
  770. */
  771. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  772. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  773. if (sys_info.freqPLB != plb_check) {
  774. t_rp_clk++;
  775. }
  776. switch ((unsigned long)t_rp_clk) {
  777. case 0:
  778. case 1:
  779. case 2:
  780. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  781. break;
  782. case 3:
  783. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  784. break;
  785. default:
  786. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  787. break;
  788. }
  789. /*
  790. * Program SD_CTP field
  791. */
  792. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  793. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  794. if (sys_info.freqPLB != plb_check) {
  795. t_ras_rcd_clk++;
  796. }
  797. switch (t_ras_rcd_clk) {
  798. case 0:
  799. case 1:
  800. case 2:
  801. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  802. break;
  803. case 3:
  804. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  805. break;
  806. case 4:
  807. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  808. break;
  809. default:
  810. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  811. break;
  812. }
  813. /*
  814. * Program SD_LDF field
  815. */
  816. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  817. /*
  818. * Program SD_RFTA field
  819. * FIXME tRFC hardcoded as 75 nanoseconds
  820. */
  821. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  822. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  823. if (residue >= (ONE_BILLION / 150)) {
  824. t_rfc_clk++;
  825. }
  826. switch (t_rfc_clk) {
  827. case 0:
  828. case 1:
  829. case 2:
  830. case 3:
  831. case 4:
  832. case 5:
  833. case 6:
  834. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  835. break;
  836. case 7:
  837. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  838. break;
  839. case 8:
  840. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  841. break;
  842. case 9:
  843. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  844. break;
  845. case 10:
  846. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  847. break;
  848. case 11:
  849. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  850. break;
  851. case 12:
  852. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  853. break;
  854. default:
  855. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  856. break;
  857. }
  858. /*
  859. * Program SD_RCD field
  860. */
  861. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  862. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  863. if (sys_info.freqPLB != plb_check) {
  864. t_rcd_clk++;
  865. }
  866. switch (t_rcd_clk) {
  867. case 0:
  868. case 1:
  869. case 2:
  870. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  871. break;
  872. case 3:
  873. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  874. break;
  875. default:
  876. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  877. break;
  878. }
  879. debug("tr0: %x\n", tr0);
  880. mtsdram(mem_tr0, tr0);
  881. }
  882. static int short_mem_test(void)
  883. {
  884. unsigned long i, j;
  885. unsigned long bxcr_num;
  886. unsigned long *membase;
  887. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  888. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  889. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  890. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  891. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  892. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  893. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  894. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  895. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  896. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  897. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  898. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  899. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  900. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  901. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  902. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  903. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55}};
  904. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  905. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  906. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  907. /* Bank is enabled */
  908. membase = (unsigned long*)
  909. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  910. /*
  911. * Run the short memory test
  912. */
  913. for (i = 0; i < NUMMEMTESTS; i++) {
  914. for (j = 0; j < NUMMEMWORDS; j++) {
  915. /* printf("bank enabled base:%x\n", &membase[j]); */
  916. membase[j] = test[i][j];
  917. ppcDcbf((unsigned long)&(membase[j]));
  918. }
  919. for (j = 0; j < NUMMEMWORDS; j++) {
  920. if (membase[j] != test[i][j]) {
  921. ppcDcbf((unsigned long)&(membase[j]));
  922. return 0;
  923. }
  924. ppcDcbf((unsigned long)&(membase[j]));
  925. }
  926. if (j < NUMMEMWORDS)
  927. return 0;
  928. }
  929. /*
  930. * see if the rdclt value passed
  931. */
  932. if (i < NUMMEMTESTS)
  933. return 0;
  934. }
  935. }
  936. return 1;
  937. }
  938. static void program_tr1(void)
  939. {
  940. unsigned long tr0;
  941. unsigned long tr1;
  942. unsigned long cfg0;
  943. unsigned long ecc_temp;
  944. unsigned long dlycal;
  945. unsigned long dly_val;
  946. unsigned long k;
  947. unsigned long max_pass_length;
  948. unsigned long current_pass_length;
  949. unsigned long current_fail_length;
  950. unsigned long current_start;
  951. unsigned long rdclt;
  952. unsigned long rdclt_offset;
  953. long max_start;
  954. long max_end;
  955. long rdclt_average;
  956. unsigned char window_found;
  957. unsigned char fail_found;
  958. unsigned char pass_found;
  959. PPC4xx_SYS_INFO sys_info;
  960. /*
  961. * get the board info
  962. */
  963. get_sys_info(&sys_info);
  964. /*
  965. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  966. */
  967. mfsdram(mem_tr1, tr1);
  968. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  969. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  970. mfsdram(mem_tr0, tr0);
  971. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  972. (sys_info.freqPLB > 100000000)) {
  973. tr1 |= SDRAM_TR1_RDSS_TR2;
  974. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  975. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  976. } else {
  977. tr1 |= SDRAM_TR1_RDSS_TR1;
  978. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  979. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  980. }
  981. /*
  982. * save CFG0 ECC setting to a temporary variable and turn ECC off
  983. */
  984. mfsdram(mem_cfg0, cfg0);
  985. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  986. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  987. /*
  988. * get the delay line calibration register value
  989. */
  990. mfsdram(mem_dlycal, dlycal);
  991. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  992. max_pass_length = 0;
  993. max_start = 0;
  994. max_end = 0;
  995. current_pass_length = 0;
  996. current_fail_length = 0;
  997. current_start = 0;
  998. rdclt_offset = 0;
  999. window_found = FALSE;
  1000. fail_found = FALSE;
  1001. pass_found = FALSE;
  1002. debug("Starting memory test ");
  1003. for (k = 0; k < NUMHALFCYCLES; k++) {
  1004. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  1005. /*
  1006. * Set the timing reg for the test.
  1007. */
  1008. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  1009. if (short_mem_test()) {
  1010. if (fail_found == TRUE) {
  1011. pass_found = TRUE;
  1012. if (current_pass_length == 0) {
  1013. current_start = rdclt_offset + rdclt;
  1014. }
  1015. current_fail_length = 0;
  1016. current_pass_length++;
  1017. if (current_pass_length > max_pass_length) {
  1018. max_pass_length = current_pass_length;
  1019. max_start = current_start;
  1020. max_end = rdclt_offset + rdclt;
  1021. }
  1022. }
  1023. } else {
  1024. current_pass_length = 0;
  1025. current_fail_length++;
  1026. if (current_fail_length >= (dly_val>>2)) {
  1027. if (fail_found == FALSE) {
  1028. fail_found = TRUE;
  1029. } else if (pass_found == TRUE) {
  1030. window_found = TRUE;
  1031. break;
  1032. }
  1033. }
  1034. }
  1035. }
  1036. debug(".");
  1037. if (window_found == TRUE) {
  1038. break;
  1039. }
  1040. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1041. rdclt_offset += dly_val;
  1042. }
  1043. debug("\n");
  1044. /*
  1045. * make sure we find the window
  1046. */
  1047. if (window_found == FALSE) {
  1048. printf("ERROR: Cannot determine a common read delay.\n");
  1049. spd_ddr_init_hang ();
  1050. }
  1051. /*
  1052. * restore the orignal ECC setting
  1053. */
  1054. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1055. /*
  1056. * set the SDRAM TR1 RDCD value
  1057. */
  1058. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1059. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1060. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1061. } else {
  1062. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1063. }
  1064. /*
  1065. * set the SDRAM TR1 RDCLT value
  1066. */
  1067. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1068. while (max_end >= (dly_val << 1)) {
  1069. max_end -= (dly_val << 1);
  1070. max_start -= (dly_val << 1);
  1071. }
  1072. rdclt_average = ((max_start + max_end) >> 1);
  1073. if (rdclt_average >= 0x60)
  1074. while (1)
  1075. ;
  1076. if (rdclt_average < 0) {
  1077. rdclt_average = 0;
  1078. }
  1079. if (rdclt_average >= dly_val) {
  1080. rdclt_average -= dly_val;
  1081. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1082. }
  1083. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1084. debug("tr1: %x\n", tr1);
  1085. /*
  1086. * program SDRAM Timing Register 1 TR1
  1087. */
  1088. mtsdram(mem_tr1, tr1);
  1089. }
  1090. static unsigned long program_bxcr(unsigned long *dimm_populated,
  1091. unsigned char *iic0_dimm_addr,
  1092. unsigned long num_dimm_banks)
  1093. {
  1094. unsigned long dimm_num;
  1095. unsigned long bank_base_addr;
  1096. unsigned long cr;
  1097. unsigned long i;
  1098. unsigned long j;
  1099. unsigned long temp;
  1100. unsigned char num_row_addr;
  1101. unsigned char num_col_addr;
  1102. unsigned char num_banks;
  1103. unsigned char bank_size_id;
  1104. unsigned long ctrl_bank_num[MAXBANKS];
  1105. unsigned long bx_cr_num;
  1106. unsigned long largest_size_index;
  1107. unsigned long largest_size;
  1108. unsigned long current_size_index;
  1109. BANKPARMS bank_parms[MAXBXCR];
  1110. unsigned long sorted_bank_num[MAXBXCR]; /* DDR Controller bank number table (sorted by size) */
  1111. unsigned long sorted_bank_size[MAXBXCR]; /* DDR Controller bank size table (sorted by size)*/
  1112. /*
  1113. * Set the BxCR regs. First, wipe out the bank config registers.
  1114. */
  1115. for (bx_cr_num = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1116. mtdcr(memcfga, mem_b0cr + (bx_cr_num << 2));
  1117. mtdcr(memcfgd, 0x00000000);
  1118. bank_parms[bx_cr_num].bank_size_bytes = 0;
  1119. }
  1120. #ifdef CONFIG_BAMBOO
  1121. /*
  1122. * This next section is hardware dependent and must be programmed
  1123. * to match the hardware. For bamboo, the following holds...
  1124. * 1. SDRAM0_B0CR: Bank 0 of dimm 0 ctrl_bank_num : 0 (soldered onboard)
  1125. * 2. SDRAM0_B1CR: Bank 0 of dimm 1 ctrl_bank_num : 1
  1126. * 3. SDRAM0_B2CR: Bank 1 of dimm 1 ctrl_bank_num : 1
  1127. * 4. SDRAM0_B3CR: Bank 0 of dimm 2 ctrl_bank_num : 3
  1128. * ctrl_bank_num corresponds to the first usable DDR controller bank number by DIMM
  1129. */
  1130. ctrl_bank_num[0] = 0;
  1131. ctrl_bank_num[1] = 1;
  1132. ctrl_bank_num[2] = 3;
  1133. #else
  1134. /*
  1135. * Ocotea, Ebony and the other IBM/AMCC eval boards have
  1136. * 2 DIMM slots with each max 2 banks
  1137. */
  1138. ctrl_bank_num[0] = 0;
  1139. ctrl_bank_num[1] = 2;
  1140. #endif
  1141. /*
  1142. * reset the bank_base address
  1143. */
  1144. bank_base_addr = CFG_SDRAM_BASE;
  1145. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1146. if (dimm_populated[dimm_num] == TRUE) {
  1147. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1148. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1149. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1150. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1151. debug("DIMM%d: row=%d col=%d banks=%d\n", dimm_num,
  1152. num_row_addr, num_col_addr, num_banks);
  1153. /*
  1154. * Set the SDRAM0_BxCR regs
  1155. */
  1156. cr = 0;
  1157. switch (bank_size_id) {
  1158. case 0x02:
  1159. cr |= SDRAM_BXCR_SDSZ_8;
  1160. break;
  1161. case 0x04:
  1162. cr |= SDRAM_BXCR_SDSZ_16;
  1163. break;
  1164. case 0x08:
  1165. cr |= SDRAM_BXCR_SDSZ_32;
  1166. break;
  1167. case 0x10:
  1168. cr |= SDRAM_BXCR_SDSZ_64;
  1169. break;
  1170. case 0x20:
  1171. cr |= SDRAM_BXCR_SDSZ_128;
  1172. break;
  1173. case 0x40:
  1174. cr |= SDRAM_BXCR_SDSZ_256;
  1175. break;
  1176. case 0x80:
  1177. cr |= SDRAM_BXCR_SDSZ_512;
  1178. break;
  1179. default:
  1180. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1181. dimm_num);
  1182. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1183. bank_size_id);
  1184. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1185. spd_ddr_init_hang ();
  1186. }
  1187. switch (num_col_addr) {
  1188. case 0x08:
  1189. cr |= SDRAM_BXCR_SDAM_1;
  1190. break;
  1191. case 0x09:
  1192. cr |= SDRAM_BXCR_SDAM_2;
  1193. break;
  1194. case 0x0A:
  1195. cr |= SDRAM_BXCR_SDAM_3;
  1196. break;
  1197. case 0x0B:
  1198. cr |= SDRAM_BXCR_SDAM_4;
  1199. break;
  1200. default:
  1201. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1202. dimm_num);
  1203. printf("ERROR: Unsupported value for number of "
  1204. "column addresses: %d.\n", num_col_addr);
  1205. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1206. spd_ddr_init_hang ();
  1207. }
  1208. /*
  1209. * enable the bank
  1210. */
  1211. cr |= SDRAM_BXCR_SDBE;
  1212. for (i = 0; i < num_banks; i++) {
  1213. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes =
  1214. (4 << 20) * bank_size_id;
  1215. bank_parms[ctrl_bank_num[dimm_num]+i].cr = cr;
  1216. debug("DIMM%d-bank %d (SDRAM0_B%dCR): bank_size_bytes=%d\n",
  1217. dimm_num, i, ctrl_bank_num[dimm_num]+i,
  1218. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes);
  1219. }
  1220. }
  1221. }
  1222. /* Initialize sort tables */
  1223. for (i = 0; i < MAXBXCR; i++) {
  1224. sorted_bank_num[i] = i;
  1225. sorted_bank_size[i] = bank_parms[i].bank_size_bytes;
  1226. }
  1227. for (i = 0; i < MAXBXCR-1; i++) {
  1228. largest_size = sorted_bank_size[i];
  1229. largest_size_index = 255;
  1230. /* Find the largest remaining value */
  1231. for (j = i + 1; j < MAXBXCR; j++) {
  1232. if (sorted_bank_size[j] > largest_size) {
  1233. /* Save largest remaining value and its index */
  1234. largest_size = sorted_bank_size[j];
  1235. largest_size_index = j;
  1236. }
  1237. }
  1238. if (largest_size_index != 255) {
  1239. /* Swap the current and largest values */
  1240. current_size_index = sorted_bank_num[largest_size_index];
  1241. sorted_bank_size[largest_size_index] = sorted_bank_size[i];
  1242. sorted_bank_size[i] = largest_size;
  1243. sorted_bank_num[largest_size_index] = sorted_bank_num[i];
  1244. sorted_bank_num[i] = current_size_index;
  1245. }
  1246. }
  1247. /* Set the SDRAM0_BxCR regs thanks to sort tables */
  1248. for (bx_cr_num = 0, bank_base_addr = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1249. if (bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes) {
  1250. mtdcr(memcfga, mem_b0cr + (sorted_bank_num[bx_cr_num] << 2));
  1251. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK | SDRAM_BXCR_SDSZ_MASK |
  1252. SDRAM_BXCR_SDAM_MASK | SDRAM_BXCR_SDBE);
  1253. temp = temp | (bank_base_addr & SDRAM_BXCR_SDBA_MASK) |
  1254. bank_parms[sorted_bank_num[bx_cr_num]].cr;
  1255. mtdcr(memcfgd, temp);
  1256. bank_base_addr += bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes;
  1257. debug("SDRAM0_B%dCR=0x%08lx\n", sorted_bank_num[bx_cr_num], temp);
  1258. }
  1259. }
  1260. return(bank_base_addr);
  1261. }
  1262. #ifdef CONFIG_DDR_ECC
  1263. static void program_ecc(unsigned long num_bytes)
  1264. {
  1265. unsigned long bank_base_addr;
  1266. unsigned long current_address;
  1267. unsigned long end_address;
  1268. unsigned long address_increment;
  1269. unsigned long cfg0;
  1270. /*
  1271. * get Memory Controller Options 0 data
  1272. */
  1273. mfsdram(mem_cfg0, cfg0);
  1274. /*
  1275. * reset the bank_base address
  1276. */
  1277. bank_base_addr = CFG_SDRAM_BASE;
  1278. if ((cfg0 & SDRAM_CFG0_MCHK_MASK) != SDRAM_CFG0_MCHK_NON) {
  1279. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_GEN);
  1280. if ((cfg0 & SDRAM_CFG0_DMWD_MASK) == SDRAM_CFG0_DMWD_32)
  1281. address_increment = 4;
  1282. else
  1283. address_increment = 8;
  1284. current_address = (unsigned long)(bank_base_addr);
  1285. end_address = (unsigned long)(bank_base_addr) + num_bytes;
  1286. while (current_address < end_address) {
  1287. *((unsigned long*)current_address) = 0x00000000;
  1288. current_address += address_increment;
  1289. }
  1290. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1291. SDRAM_CFG0_MCHK_CHK);
  1292. }
  1293. }
  1294. #endif /* CONFIG_DDR_ECC */
  1295. #endif /* CONFIG_SPD_EEPROM */