xparameters.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /*******************************************************************
  2. *
  3. * CAUTION: This file is automatically generated by libgen.
  4. * Version: Xilinx EDK 6.2 EDK_Gm.11
  5. * DO NOT EDIT.
  6. *
  7. * Copyright (c) 2003 Xilinx, Inc. All rights reserved.
  8. *
  9. * Description: Driver parameters
  10. *
  11. *******************************************************************/
  12. /******************************************************************/
  13. /* U-Boot Redefines */
  14. /******************************************************************/
  15. #define XPAR_UARTNS550_0_BASEADDR (XPAR_OPB_UART16550_0_BASEADDR+0x1000)
  16. #define XPAR_UARTNS550_0_HIGHADDR XPAR_OPB_UART16550_0_HIGHADDR
  17. #define XPAR_UARTNS550_0_CLOCK_FREQ_HZ XPAR_XUARTNS550_CLOCK_HZ
  18. #define XPAR_UARTNS550_0_DEVICE_ID XPAR_OPB_UART16550_0_DEVICE_ID
  19. #define XPAR_UARTNS550_1_BASEADDR (XPAR_OPB_UART16550_1_BASEADDR+0x1000)
  20. #define XPAR_UARTNS550_1_HIGHADDR XPAR_OPB_UART16550_1_HIGHADDR
  21. #define XPAR_UARTNS550_1_CLOCK_FREQ_HZ XPAR_XUARTNS550_CLOCK_HZ
  22. #define XPAR_UARTNS550_1_DEVICE_ID XPAR_OPB_UART16550_1_DEVICE_ID
  23. /******************************************************************/
  24. #define XPAR_IIC_0_BASEADDR XPAR_OPB_IIC_0_BASEADDR
  25. #define XPAR_IIC_0_HIGHADDR XPAR_OPB_IIC_0_HIGHADDR
  26. #define XPAR_IIC_0_TEN_BIT_ADR XPAR_OPB_IIC_0_TEN_BIT_ADR
  27. #define XPAR_IIC_0_DEVICE_ID XPAR_OPB_IIC_0_DEVICE_ID
  28. /******************************************************************/
  29. #define XPAR_EMAC_0_BASEADDR XPAR_OPB_ETHERNET_0_BASEADDR
  30. #define XPAR_EMAC_0_HIGHADDR XPAR_OPB_ETHERNET_0_HIGHADDR
  31. #define XPAR_EMAC_0_DMA_PRESENT XPAR_OPB_ETHERNET_0_DMA_PRESENT
  32. #define XPAR_EMAC_0_MII_EXIST XPAR_OPB_ETHERNET_0_MII_EXIST
  33. #define XPAR_EMAC_0_ERR_COUNT_EXIST XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST
  34. #define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID
  35. /******************************************************************/
  36. #define XPAR_CORE_CLOCK_FREQ_HZ XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ
  37. /******************************************************************/
  38. #define XPAR_PERSISTENT_0_IIC_0_BASEADDR 0x00000400
  39. #define XPAR_PERSISTENT_0_IIC_0_HIGHADDR 0x000007FF
  40. #define XPAR_PERSISTENT_0_IIC_0_EEPROMADDR 0xA0
  41. /******************************************************************/
  42. #define XPAR_XPCI_NUM_INSTANCES 1
  43. #define XPAR_XPCI_CLOCK_HZ 33333333
  44. #define XPAR_OPB_PCI_REF_0_DEVICE_ID 0
  45. #define XPAR_OPB_PCI_REF_0_BASEADDR 0x20000000
  46. #define XPAR_OPB_PCI_REF_0_HIGHADDR 0x3FFFFFFF
  47. #define XPAR_OPB_PCI_REF_0_CONFIG_ADDR 0x3C000000
  48. #define XPAR_OPB_PCI_REF_0_CONFIG_DATA 0x3C000004
  49. #define XPAR_OPB_PCI_REF_0_LCONFIG_ADDR 0x3E000000
  50. #define XPAR_OPB_PCI_REF_0_MEM_BASEADDR 0x20000000
  51. #define XPAR_OPB_PCI_REF_0_MEM_HIGHADDR 0x37FFFFFF
  52. #define XPAR_OPB_PCI_REF_0_IO_BASEADDR 0x38000000
  53. #define XPAR_OPB_PCI_REF_0_IO_HIGHADDR 0x3BFFFFFF
  54. /******************************************************************/
  55. #define XPAR_XEMAC_NUM_INSTANCES 1
  56. #define XPAR_OPB_ETHERNET_0_BASEADDR 0x60000000
  57. #define XPAR_OPB_ETHERNET_0_HIGHADDR 0x60003FFF
  58. #define XPAR_OPB_ETHERNET_0_DEVICE_ID 0
  59. #define XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST 1
  60. #define XPAR_OPB_ETHERNET_0_DMA_PRESENT 1
  61. #define XPAR_OPB_ETHERNET_0_MII_EXIST 1
  62. /******************************************************************/
  63. #define XPAR_MY_OPB_GPIO_0_DEVICE_ID_0 0
  64. #define XPAR_MY_OPB_GPIO_0_BASEADDR_0 0x90000000
  65. #define XPAR_MY_OPB_GPIO_0_HIGHADDR_0 (0x90000000+0x7)
  66. #define XPAR_MY_OPB_GPIO_0_DEVICE_ID_1 1
  67. #define XPAR_MY_OPB_GPIO_0_BASEADDR_1 (0x90000000+0x8)
  68. #define XPAR_MY_OPB_GPIO_0_HIGHADDR_1 (0x90000000+0x1F)
  69. #define XPAR_XGPIO_NUM_INSTANCES 2
  70. /******************************************************************/
  71. #define XPAR_XIIC_NUM_INSTANCES 1
  72. #define XPAR_OPB_IIC_0_BASEADDR 0xA8000000
  73. #define XPAR_OPB_IIC_0_HIGHADDR 0xA80001FF
  74. #define XPAR_OPB_IIC_0_DEVICE_ID 0
  75. #define XPAR_OPB_IIC_0_TEN_BIT_ADR 0
  76. /******************************************************************/
  77. #define XPAR_XUARTNS550_NUM_INSTANCES 2
  78. #define XPAR_XUARTNS550_CLOCK_HZ 100000000
  79. #define XPAR_OPB_UART16550_0_BASEADDR 0xA0000000
  80. #define XPAR_OPB_UART16550_0_HIGHADDR 0xA0001FFF
  81. #define XPAR_OPB_UART16550_0_DEVICE_ID 0
  82. #define XPAR_OPB_UART16550_1_BASEADDR 0xA0010000
  83. #define XPAR_OPB_UART16550_1_HIGHADDR 0xA0011FFF
  84. #define XPAR_OPB_UART16550_1_DEVICE_ID 1
  85. /******************************************************************/
  86. #define XPAR_XSPI_NUM_INSTANCES 1
  87. #define XPAR_OPB_SPI_0_BASEADDR 0xA4000000
  88. #define XPAR_OPB_SPI_0_HIGHADDR 0xA400007F
  89. #define XPAR_OPB_SPI_0_DEVICE_ID 0
  90. #define XPAR_OPB_SPI_0_FIFO_EXIST 1
  91. #define XPAR_OPB_SPI_0_SPI_SLAVE_ONLY 0
  92. #define XPAR_OPB_SPI_0_NUM_SS_BITS 1
  93. /******************************************************************/
  94. #define XPAR_XPS2_NUM_INSTANCES 2
  95. #define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_0 0
  96. #define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_0 0xA9000000
  97. #define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_0 (0xA9000000+0x3F)
  98. #define XPAR_OPB_PS2_DUAL_REF_0_DEVICE_ID_1 1
  99. #define XPAR_OPB_PS2_DUAL_REF_0_BASEADDR_1 (0xA9000000+0x1000)
  100. #define XPAR_OPB_PS2_DUAL_REF_0_HIGHADDR_1 (0xA9000000+0x103F)
  101. /******************************************************************/
  102. #define XPAR_XTOUCHSCREEN_NUM_INSTANCES 1
  103. #define XPAR_OPB_TSD_REF_0_BASEADDR 0xAA000000
  104. #define XPAR_OPB_TSD_REF_0_HIGHADDR 0xAA000007
  105. #define XPAR_OPB_TSD_REF_0_DEVICE_ID 0
  106. /******************************************************************/
  107. #define XPAR_OPB_AC97_CONTROLLER_REF_0_BASEADDR 0xA6000000
  108. #define XPAR_OPB_AC97_CONTROLLER_REF_0_HIGHADDR 0xA60000FF
  109. #define XPAR_OPB_PAR_PORT_REF_0_BASEADDR 0x90010000
  110. #define XPAR_OPB_PAR_PORT_REF_0_HIGHADDR 0x900100FF
  111. #define XPAR_PLB_DDR_0_BASEADDR 0x00000000
  112. #define XPAR_PLB_DDR_0_HIGHADDR 0x0FFFFFFF
  113. /******************************************************************/
  114. #define XPAR_XINTC_HAS_IPR 1
  115. #define XPAR_INTC_MAX_NUM_INTR_INPUTS 18
  116. #define XPAR_XINTC_USE_DCR 0
  117. #define XPAR_XINTC_NUM_INSTANCES 1
  118. #define XPAR_DCR_INTC_0_BASEADDR 0xD0000FC0
  119. #define XPAR_DCR_INTC_0_HIGHADDR 0xD0000FDF
  120. #define XPAR_DCR_INTC_0_DEVICE_ID 0
  121. #define XPAR_DCR_INTC_0_KIND_OF_INTR 0x00038000
  122. /******************************************************************/
  123. #define XPAR_DCR_INTC_0_MISC_LOGIC_0_PHY_MII_INT_INTR 0
  124. #define XPAR_DCR_INTC_0_OPB_ETHERNET_0_IP2INTC_IRPT_INTR 1
  125. #define XPAR_DCR_INTC_0_MISC_LOGIC_0_IIC_TEMP_CRIT_INTR 2
  126. #define XPAR_DCR_INTC_0_MISC_LOGIC_0_IIC_IRQ_INTR 3
  127. #define XPAR_DCR_INTC_0_OPB_IIC_0_IP2INTC_IRPT_INTR 4
  128. #define XPAR_DCR_INTC_0_OPB_SYSACE_0_SYSACE_IRQ_INTR 5
  129. #define XPAR_DCR_INTC_0_OPB_UART16550_0_IP2INTC_IRPT_INTR 6
  130. #define XPAR_DCR_INTC_0_OPB_UART16550_1_IP2INTC_IRPT_INTR 7
  131. #define XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR1_INTR 8
  132. #define XPAR_DCR_INTC_0_OPB_PS2_DUAL_REF_0_SYS_INTR2_INTR 9
  133. #define XPAR_DCR_INTC_0_OPB_SPI_0_IP2INTC_IRPT_INTR 10
  134. #define XPAR_DCR_INTC_0_OPB_TSD_REF_0_INTR_INTR 11
  135. #define XPAR_DCR_INTC_0_OPB_AC97_CONTROLLER_REF_0_PLAYBACK_INTERRUPT_INTR 12
  136. #define XPAR_DCR_INTC_0_OPB_AC97_CONTROLLER_REF_0_RECORD_INTERRUPT_INTR 13
  137. #define XPAR_DCR_INTC_0_OPB_PCI_REF_0_INTR_OUT_INTR 14
  138. #define XPAR_DCR_INTC_0_PLB2OPB_BRIDGE_0_BUS_ERROR_DET_INTR 15
  139. #define XPAR_DCR_INTC_0_PLB_V34_0_BUS_ERROR_DET_INTR 16
  140. #define XPAR_DCR_INTC_0_OPB2PLB_BRIDGE_0_BUS_ERROR_DET_INTR 17
  141. /******************************************************************/
  142. #define XPAR_XTFT_NUM_INSTANCES 1
  143. #define XPAR_PLB_TFT_CNTLR_REF_0_DCR_BASEADDR 0xD0000200
  144. #define XPAR_PLB_TFT_CNTLR_REF_0_DCR_HIGHADDR 0xD0000207
  145. #define XPAR_PLB_TFT_CNTLR_REF_0_DEVICE_ID 0
  146. /******************************************************************/
  147. #define XPAR_XSYSACE_MEM_WIDTH 8
  148. #define XPAR_XSYSACE_NUM_INSTANCES 1
  149. #define XPAR_OPB_SYSACE_0_BASEADDR 0xCF000000
  150. #define XPAR_OPB_SYSACE_0_HIGHADDR 0xCF0001FF
  151. #define XPAR_OPB_SYSACE_0_DEVICE_ID 0
  152. #define XPAR_OPB_SYSACE_0_MEM_WIDTH 8
  153. /******************************************************************/
  154. #define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ 300000000
  155. /******************************************************************/