sdram.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * (C) Copyright 2006
  3. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  4. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  5. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  6. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  7. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  8. *
  9. * (C) Copyright 2007
  10. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /* define DEBUG for debugging output (obviously ;-)) */
  28. #if 0
  29. #define DEBUG
  30. #endif
  31. #include <common.h>
  32. #include <asm/processor.h>
  33. #include <asm/mmu.h>
  34. #include <asm/io.h>
  35. #include <ppc440.h>
  36. #include "sdram.h"
  37. /*
  38. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2 memory
  39. * region. Right now the cache should still be disabled in U-Boot because of the
  40. * EMAC driver, that need it's buffer descriptor to be located in non cached
  41. * memory.
  42. *
  43. * If at some time this restriction doesn't apply anymore, just define
  44. * CFG_ENABLE_SDRAM_CACHE in the board config file and this code should setup
  45. * everything correctly.
  46. */
  47. #ifdef CFG_ENABLE_SDRAM_CACHE
  48. #define MY_TLB_WORD2_I_ENABLE 0 /* enable caching on SDRAM */
  49. #else
  50. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE /* disable caching on SDRAM */
  51. #endif
  52. void dcbz_area(u32 start_address, u32 num_bytes);
  53. void dflush(void);
  54. static u32 is_ecc_enabled(void)
  55. {
  56. u32 val;
  57. mfsdram(DDR0_22, val);
  58. val &= DDR0_22_CTRL_RAW_MASK;
  59. if (val)
  60. return 1;
  61. else
  62. return 0;
  63. }
  64. void board_add_ram_info(int use_default)
  65. {
  66. PPC4xx_SYS_INFO board_cfg;
  67. u32 val;
  68. if (is_ecc_enabled())
  69. puts(" (ECC");
  70. else
  71. puts(" (ECC not");
  72. get_sys_info(&board_cfg);
  73. printf(" enabled, %d MHz", (board_cfg.freqPLB * 2) / 1000000);
  74. mfsdram(DDR0_03, val);
  75. val = DDR0_03_CASLAT_DECODE(val);
  76. printf(", CL%d)", val);
  77. }
  78. static int wait_for_dlllock(void)
  79. {
  80. u32 val;
  81. int wait = 0;
  82. /*
  83. * Wait for the DCC master delay line to finish calibration
  84. */
  85. mtdcr(ddrcfga, DDR0_17);
  86. val = DDR0_17_DLLLOCKREG_UNLOCKED;
  87. while (wait != 0xffff) {
  88. val = mfdcr(ddrcfgd);
  89. if ((val & DDR0_17_DLLLOCKREG_MASK) == DDR0_17_DLLLOCKREG_LOCKED)
  90. /* dlllockreg bit on */
  91. return 0;
  92. else
  93. wait++;
  94. }
  95. debug("0x%04x: DDR0_17 Value (dlllockreg bit): 0x%08x\n", wait, val);
  96. debug("Waiting for dlllockreg bit to raise\n");
  97. return -1;
  98. }
  99. #if defined(CONFIG_DDR_DATA_EYE)
  100. int wait_for_dram_init_complete(void)
  101. {
  102. u32 val;
  103. int wait = 0;
  104. /*
  105. * Wait for 'DRAM initialization complete' bit in status register
  106. */
  107. mtdcr(ddrcfga, DDR0_00);
  108. while (wait != 0xffff) {
  109. val = mfdcr(ddrcfgd);
  110. if ((val & DDR0_00_INT_STATUS_BIT6) == DDR0_00_INT_STATUS_BIT6)
  111. /* 'DRAM initialization complete' bit */
  112. return 0;
  113. else
  114. wait++;
  115. }
  116. debug("DRAM initialization complete bit in status register did not rise\n");
  117. return -1;
  118. }
  119. #define NUM_TRIES 64
  120. #define NUM_READS 10
  121. void denali_core_search_data_eye(u32 start_addr, u32 memory_size)
  122. {
  123. int k, j;
  124. u32 val;
  125. u32 wr_dqs_shift, dqs_out_shift, dll_dqs_delay_X;
  126. u32 max_passing_cases = 0, wr_dqs_shift_with_max_passing_cases = 0;
  127. u32 passing_cases = 0, dll_dqs_delay_X_sw_val = 0;
  128. u32 dll_dqs_delay_X_start_window = 0, dll_dqs_delay_X_end_window = 0;
  129. volatile u32 *ram_pointer;
  130. u32 test[NUM_TRIES] = {
  131. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  132. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  133. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  134. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  135. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  136. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  137. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  138. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  139. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  140. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  141. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  142. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  143. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  144. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  145. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  146. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 };
  147. ram_pointer = (volatile u32 *)start_addr;
  148. for (wr_dqs_shift = 64; wr_dqs_shift < 96; wr_dqs_shift++) {
  149. /*for (wr_dqs_shift=1; wr_dqs_shift<96; wr_dqs_shift++) {*/
  150. /*
  151. * De-assert 'start' parameter.
  152. */
  153. mtdcr(ddrcfga, DDR0_02);
  154. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  155. mtdcr(ddrcfgd, val);
  156. /*
  157. * Set 'wr_dqs_shift'
  158. */
  159. mtdcr(ddrcfga, DDR0_09);
  160. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  161. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  162. mtdcr(ddrcfgd, val);
  163. /*
  164. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  165. */
  166. dqs_out_shift = wr_dqs_shift + 32;
  167. mtdcr(ddrcfga, DDR0_22);
  168. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  169. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  170. mtdcr(ddrcfgd, val);
  171. passing_cases = 0;
  172. for (dll_dqs_delay_X = 1; dll_dqs_delay_X < 64; dll_dqs_delay_X++) {
  173. /*for (dll_dqs_delay_X=1; dll_dqs_delay_X<128; dll_dqs_delay_X++) {*/
  174. /*
  175. * Set 'dll_dqs_delay_X'.
  176. */
  177. /* dll_dqs_delay_0 */
  178. mtdcr(ddrcfga, DDR0_17);
  179. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  180. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  181. mtdcr(ddrcfgd, val);
  182. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  183. mtdcr(ddrcfga, DDR0_18);
  184. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  185. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  186. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  187. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  188. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  189. mtdcr(ddrcfgd, val);
  190. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  191. mtdcr(ddrcfga, DDR0_19);
  192. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  193. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  194. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  195. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  196. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  197. mtdcr(ddrcfgd, val);
  198. ppcMsync();
  199. ppcMbar();
  200. /*
  201. * Assert 'start' parameter.
  202. */
  203. mtdcr(ddrcfga, DDR0_02);
  204. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  205. mtdcr(ddrcfgd, val);
  206. ppcMsync();
  207. ppcMbar();
  208. /*
  209. * Wait for the DCC master delay line to finish calibration
  210. */
  211. if (wait_for_dlllock() != 0) {
  212. printf("dlllock did not occur !!!\n");
  213. printf("denali_core_search_data_eye!!!\n");
  214. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  215. wr_dqs_shift, dll_dqs_delay_X);
  216. hang();
  217. }
  218. ppcMsync();
  219. ppcMbar();
  220. if (wait_for_dram_init_complete() != 0) {
  221. printf("dram init complete did not occur !!!\n");
  222. printf("denali_core_search_data_eye!!!\n");
  223. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  224. wr_dqs_shift, dll_dqs_delay_X);
  225. hang();
  226. }
  227. udelay(100); /* wait 100us to ensure init is really completed !!! */
  228. /* write values */
  229. for (j=0; j<NUM_TRIES; j++) {
  230. ram_pointer[j] = test[j];
  231. /* clear any cache at ram location */
  232. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  233. }
  234. /* read values back */
  235. for (j=0; j<NUM_TRIES; j++) {
  236. for (k=0; k<NUM_READS; k++) {
  237. /* clear any cache at ram location */
  238. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  239. if (ram_pointer[j] != test[j])
  240. break;
  241. }
  242. /* read error */
  243. if (k != NUM_READS)
  244. break;
  245. }
  246. /* See if the dll_dqs_delay_X value passed.*/
  247. if (j < NUM_TRIES) {
  248. /* Failed */
  249. passing_cases = 0;
  250. /* break; */
  251. } else {
  252. /* Passed */
  253. if (passing_cases == 0)
  254. dll_dqs_delay_X_sw_val = dll_dqs_delay_X;
  255. passing_cases++;
  256. if (passing_cases >= max_passing_cases) {
  257. max_passing_cases = passing_cases;
  258. wr_dqs_shift_with_max_passing_cases = wr_dqs_shift;
  259. dll_dqs_delay_X_start_window = dll_dqs_delay_X_sw_val;
  260. dll_dqs_delay_X_end_window = dll_dqs_delay_X;
  261. }
  262. }
  263. /*
  264. * De-assert 'start' parameter.
  265. */
  266. mtdcr(ddrcfga, DDR0_02);
  267. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  268. mtdcr(ddrcfgd, val);
  269. } /* for (dll_dqs_delay_X=0; dll_dqs_delay_X<128; dll_dqs_delay_X++) */
  270. } /* for (wr_dqs_shift=0; wr_dqs_shift<96; wr_dqs_shift++) */
  271. /*
  272. * Largest passing window is now detected.
  273. */
  274. /* Compute dll_dqs_delay_X value */
  275. dll_dqs_delay_X = (dll_dqs_delay_X_end_window + dll_dqs_delay_X_start_window) / 2;
  276. wr_dqs_shift = wr_dqs_shift_with_max_passing_cases;
  277. debug("DQS calibration - Window detected:\n");
  278. debug("max_passing_cases = %d\n", max_passing_cases);
  279. debug("wr_dqs_shift = %d\n", wr_dqs_shift);
  280. debug("dll_dqs_delay_X = %d\n", dll_dqs_delay_X);
  281. debug("dll_dqs_delay_X window = %d - %d\n",
  282. dll_dqs_delay_X_start_window, dll_dqs_delay_X_end_window);
  283. /*
  284. * De-assert 'start' parameter.
  285. */
  286. mtdcr(ddrcfga, DDR0_02);
  287. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  288. mtdcr(ddrcfgd, val);
  289. /*
  290. * Set 'wr_dqs_shift'
  291. */
  292. mtdcr(ddrcfga, DDR0_09);
  293. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  294. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  295. mtdcr(ddrcfgd, val);
  296. debug("DDR0_09=0x%08lx\n", val);
  297. /*
  298. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  299. */
  300. dqs_out_shift = wr_dqs_shift + 32;
  301. mtdcr(ddrcfga, DDR0_22);
  302. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  303. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  304. mtdcr(ddrcfgd, val);
  305. debug("DDR0_22=0x%08lx\n", val);
  306. /*
  307. * Set 'dll_dqs_delay_X'.
  308. */
  309. /* dll_dqs_delay_0 */
  310. mtdcr(ddrcfga, DDR0_17);
  311. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  312. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  313. mtdcr(ddrcfgd, val);
  314. debug("DDR0_17=0x%08lx\n", val);
  315. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  316. mtdcr(ddrcfga, DDR0_18);
  317. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  318. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  319. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  320. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  321. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  322. mtdcr(ddrcfgd, val);
  323. debug("DDR0_18=0x%08lx\n", val);
  324. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  325. mtdcr(ddrcfga, DDR0_19);
  326. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  327. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  328. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  329. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  330. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  331. mtdcr(ddrcfgd, val);
  332. debug("DDR0_19=0x%08lx\n", val);
  333. /*
  334. * Assert 'start' parameter.
  335. */
  336. mtdcr(ddrcfga, DDR0_02);
  337. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  338. mtdcr(ddrcfgd, val);
  339. ppcMsync();
  340. ppcMbar();
  341. /*
  342. * Wait for the DCC master delay line to finish calibration
  343. */
  344. if (wait_for_dlllock() != 0) {
  345. printf("dlllock did not occur !!!\n");
  346. hang();
  347. }
  348. ppcMsync();
  349. ppcMbar();
  350. if (wait_for_dram_init_complete() != 0) {
  351. printf("dram init complete did not occur !!!\n");
  352. hang();
  353. }
  354. udelay(100); /* wait 100us to ensure init is really completed !!! */
  355. }
  356. #endif /* CONFIG_DDR_DATA_EYE */
  357. #ifdef CONFIG_DDR_ECC
  358. static void wait_ddr_idle(void)
  359. {
  360. /*
  361. * Controller idle status cannot be determined for Denali
  362. * DDR2 code. Just return here.
  363. */
  364. }
  365. static void blank_string(int size)
  366. {
  367. int i;
  368. for (i=0; i<size; i++)
  369. putc('\b');
  370. for (i=0; i<size; i++)
  371. putc(' ');
  372. for (i=0; i<size; i++)
  373. putc('\b');
  374. }
  375. static void program_ecc(u32 start_address,
  376. u32 num_bytes,
  377. u32 tlb_word2_i_value)
  378. {
  379. u32 current_address;
  380. u32 end_address;
  381. u32 address_increment;
  382. u32 val;
  383. char str[] = "ECC generation -";
  384. char slash[] = "\\|/-\\|/-";
  385. int loop = 0;
  386. int loopi = 0;
  387. current_address = start_address;
  388. sync();
  389. eieio();
  390. wait_ddr_idle();
  391. if (tlb_word2_i_value == TLB_WORD2_I_ENABLE) {
  392. /* ECC bit set method for non-cached memory */
  393. address_increment = 4;
  394. end_address = current_address + num_bytes;
  395. puts(str);
  396. while (current_address < end_address) {
  397. *((u32 *)current_address) = 0x00000000;
  398. current_address += address_increment;
  399. if ((loop++ % (2 << 20)) == 0) {
  400. putc('\b');
  401. putc(slash[loopi++ % 8]);
  402. }
  403. }
  404. blank_string(strlen(str));
  405. } else {
  406. /* ECC bit set method for cached memory */
  407. #if 0 /* test-only: will remove this define later, when ECC problems are solved! */
  408. /*
  409. * Some boards (like lwmon5) need to preserve the memory
  410. * content upon ECC generation (for the log-buffer).
  411. * Therefore we don't fill the memory with a pattern or
  412. * just zero it, but write the same values back that are
  413. * already in the memory cells.
  414. */
  415. address_increment = CFG_CACHELINE_SIZE;
  416. end_address = current_address + num_bytes;
  417. current_address = start_address;
  418. while (current_address < end_address) {
  419. /*
  420. * TODO: Th following sequence doesn't work correctly.
  421. * Just invalidating and flushing the cache doesn't
  422. * seem to trigger the re-write of the memory.
  423. */
  424. ppcDcbi(current_address);
  425. ppcDcbf(current_address);
  426. current_address += CFG_CACHELINE_SIZE;
  427. }
  428. #else
  429. dcbz_area(start_address, num_bytes);
  430. dflush();
  431. #endif
  432. }
  433. sync();
  434. eieio();
  435. wait_ddr_idle();
  436. /* Clear error status */
  437. mfsdram(DDR0_00, val);
  438. mtsdram(DDR0_00, val | DDR0_00_INT_ACK_ALL);
  439. /* Set 'int_mask' parameter to functionnal value */
  440. mfsdram(DDR0_01, val);
  441. mtsdram(DDR0_01, ((val &~ DDR0_01_INT_MASK_MASK) | DDR0_01_INT_MASK_ALL_OFF));
  442. sync();
  443. eieio();
  444. wait_ddr_idle();
  445. }
  446. #endif
  447. /*************************************************************************
  448. *
  449. * initdram -- 440EPx's DDR controller is a DENALI Core
  450. *
  451. ************************************************************************/
  452. long int initdram (int board_type)
  453. {
  454. #if 0 /* test-only: will remove this define later, when ECC problems are solved! */
  455. /* CL=3 */
  456. mtsdram(DDR0_02, 0x00000000);
  457. mtsdram(DDR0_00, 0x0000190A);
  458. mtsdram(DDR0_01, 0x01000000);
  459. mtsdram(DDR0_03, 0x02030603); /* A suitable burst length was taken. CAS is right for our board */
  460. mtsdram(DDR0_04, 0x0A030300);
  461. mtsdram(DDR0_05, 0x02020308);
  462. mtsdram(DDR0_06, 0x0103C812);
  463. mtsdram(DDR0_07, 0x00090100);
  464. mtsdram(DDR0_08, 0x02c80001);
  465. mtsdram(DDR0_09, 0x00011D5F);
  466. mtsdram(DDR0_10, 0x00000300);
  467. mtsdram(DDR0_11, 0x000CC800);
  468. mtsdram(DDR0_12, 0x00000003);
  469. mtsdram(DDR0_14, 0x00000000);
  470. mtsdram(DDR0_17, 0x1e000000);
  471. mtsdram(DDR0_18, 0x1e1e1e1e);
  472. mtsdram(DDR0_19, 0x1e1e1e1e);
  473. mtsdram(DDR0_20, 0x0B0B0B0B);
  474. mtsdram(DDR0_21, 0x0B0B0B0B);
  475. #ifdef CONFIG_DDR_ECC
  476. mtsdram(DDR0_22, 0x00267F0B | DDR0_22_CTRL_RAW_ECC_ENABLE); /* enable ECC */
  477. #else
  478. mtsdram(DDR0_22, 0x00267F0B);
  479. #endif
  480. mtsdram(DDR0_23, 0x01000000);
  481. mtsdram(DDR0_24, 0x01010001);
  482. mtsdram(DDR0_26, 0x2D93028A);
  483. mtsdram(DDR0_27, 0x0784682B);
  484. mtsdram(DDR0_28, 0x00000080);
  485. mtsdram(DDR0_31, 0x00000000);
  486. mtsdram(DDR0_42, 0x01000006);
  487. mtsdram(DDR0_43, 0x030A0200);
  488. mtsdram(DDR0_44, 0x00000003);
  489. mtsdram(DDR0_02, 0x00000001); /* Activate the denali core */
  490. #else
  491. /* CL=4 */
  492. mtsdram(DDR0_02, 0x00000000);
  493. mtsdram(DDR0_00, 0x0000190A);
  494. mtsdram(DDR0_01, 0x01000000);
  495. mtsdram(DDR0_03, 0x02040803); /* A suitable burst length was taken. CAS is right for our board */
  496. mtsdram(DDR0_04, 0x0B030300);
  497. mtsdram(DDR0_05, 0x02020308);
  498. mtsdram(DDR0_06, 0x0003C812);
  499. mtsdram(DDR0_07, 0x00090100);
  500. mtsdram(DDR0_08, 0x03c80001);
  501. mtsdram(DDR0_09, 0x00011D5F);
  502. mtsdram(DDR0_10, 0x00000300);
  503. mtsdram(DDR0_11, 0x000CC800);
  504. mtsdram(DDR0_12, 0x00000003);
  505. mtsdram(DDR0_14, 0x00000000);
  506. mtsdram(DDR0_17, 0x1e000000);
  507. mtsdram(DDR0_18, 0x1e1e1e1e);
  508. mtsdram(DDR0_19, 0x1e1e1e1e);
  509. mtsdram(DDR0_20, 0x0B0B0B0B);
  510. mtsdram(DDR0_21, 0x0B0B0B0B);
  511. #ifdef CONFIG_DDR_ECC
  512. mtsdram(DDR0_22, 0x00267F0B | DDR0_22_CTRL_RAW_ECC_ENABLE); /* enable ECC */
  513. #else
  514. mtsdram(DDR0_22, 0x00267F0B);
  515. #endif
  516. mtsdram(DDR0_23, 0x01000000);
  517. mtsdram(DDR0_24, 0x01010001);
  518. mtsdram(DDR0_26, 0x2D93028A);
  519. mtsdram(DDR0_27, 0x0784682B);
  520. mtsdram(DDR0_28, 0x00000080);
  521. mtsdram(DDR0_31, 0x00000000);
  522. mtsdram(DDR0_42, 0x01000008);
  523. mtsdram(DDR0_43, 0x050A0200);
  524. mtsdram(DDR0_44, 0x00000005);
  525. mtsdram(DDR0_02, 0x00000001); /* Activate the denali core */
  526. #endif
  527. wait_for_dlllock();
  528. /*
  529. * Program tlb entries for this size (dynamic)
  530. */
  531. program_tlb(0, 0, CFG_MBYTES_SDRAM << 20, MY_TLB_WORD2_I_ENABLE);
  532. /*
  533. * Setup 2nd TLB with same physical address but different virtual address
  534. * with cache enabled. This is done for fast ECC generation.
  535. */
  536. program_tlb(0, CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20, 0);
  537. #ifdef CONFIG_DDR_DATA_EYE
  538. /*
  539. * Perform data eye search if requested.
  540. */
  541. denali_core_search_data_eye(CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20);
  542. #endif
  543. #ifdef CONFIG_DDR_ECC
  544. /*
  545. * If ECC is enabled, initialize the parity bits.
  546. */
  547. program_ecc(CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20, 0);
  548. #endif
  549. /*
  550. * Clear possible errors resulting from data-eye-search.
  551. * If not done, then we could get an interrupt later on when
  552. * exceptions are enabled.
  553. */
  554. set_mcsr(get_mcsr());
  555. return (CFG_MBYTES_SDRAM << 20);
  556. }