omap2420h4.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Kshitij Gupta <kshitij@ti.com>
  6. *
  7. * Configuration settings for the 242x TI H4 board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
  33. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  34. #define CONFIG_OMAP2420 1 /* which is in a 2420 */
  35. #define CONFIG_OMAP2420H4 1 /* and on a H4 board */
  36. /*#define CONFIG_APTIX 1 #* define if on APTIX test chip */
  37. /*#define CONFIG_VIRTIO 1 #* Using Virtio simulator */
  38. #define PRCM_CONFIG_II 1
  39. #define CONFIG_PARTIAL_SRAM 1
  40. #include <asm/arch/omap2420.h> /* get chip and board defs */
  41. #ifdef CONFIG_APTIX
  42. #define V_SCLK 1500000
  43. #else
  44. #define V_SCLK 12000000
  45. #endif
  46. /* input clock of PLL */
  47. /* the OMAP2420 H4 has 12MHz, 13MHz, or 19.2Mhz crystal input */
  48. #define CONFIG_SYS_CLK_FREQ V_SCLK
  49. #undef CONFIG_USE_IRQ /* no support for IRQs */
  50. #define CONFIG_MISC_INIT_R
  51. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  52. #define CONFIG_SETUP_MEMORY_TAGS 1
  53. #define CONFIG_INITRD_TAG 1
  54. /*
  55. * Size of malloc() pool
  56. */
  57. #define CFG_ENV_SIZE SZ_128K /* Total Size of Environment Sector */
  58. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + SZ_128K)
  59. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  60. /*
  61. * Hardware drivers
  62. */
  63. /*
  64. * SMC91c96 Etherent
  65. */
  66. #define CONFIG_DRIVER_LAN91C96
  67. #define CONFIG_LAN91C96_BASE (H4_CS1_BASE+0x300)
  68. #define CONFIG_LAN91C96_EXT_PHY
  69. /*
  70. * NS16550 Configuration
  71. */
  72. #ifdef CONFIG_APTIX
  73. #define V_NS16550_CLK (6000000) /* 6MHz in current MaxSet */
  74. #else
  75. #define V_NS16550_CLK (48000000) /* 48MHz (APLL96/2) */
  76. #endif
  77. #define CFG_NS16550
  78. #define CFG_NS16550_SERIAL
  79. #define CFG_NS16550_REG_SIZE (-4)
  80. #define CFG_NS16550_CLK V_NS16550_CLK /* 3MHz (1.5MHz*2) */
  81. #define CFG_NS16550_COM1 OMAP2420_UART1
  82. /*
  83. * select serial console configuration
  84. */
  85. #define CONFIG_SERIAL1 1 /* UART1 on H4 */
  86. /*
  87. * I2C configuration
  88. */
  89. #define CONFIG_HARD_I2C
  90. #define CFG_I2C_SPEED 100000
  91. #define CFG_I2C_SLAVE 1
  92. #define CONFIG_DRIVER_OMAP24XX_I2C
  93. /* allow to overwrite serial and ethaddr */
  94. #define CONFIG_ENV_OVERWRITE
  95. #define CONFIG_CONS_INDEX 1
  96. #define CONFIG_BAUDRATE 115200
  97. #define CFG_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  98. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_DHCP | CFG_CMD_I2C)
  99. /* I'd like to get to these. Snap kernel loads if we make MMC go */
  100. /* #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_NAND | CFG_CMD_JFFS2 | CFG_CMD_DHCP | CFG_CMD_MMC | CFG_CMD_FAT | CFG_CMD_I2C) */
  101. #define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
  102. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  103. #include <cmd_confdefs.h>
  104. #define CONFIG_BOOTDELAY 3
  105. #ifdef NFS_BOOT_DEFAULTS
  106. #define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200n8 noinitrd root=/dev/nfs rw nfsroot=128.247.77.158:/home/a0384864/wtbu/rootfs ip=dhcp"
  107. #else
  108. #define CONFIG_BOOTARGS "root=/dev/ram0 rw mem=32M console=ttyS0,115200n8 initrd=0x80600000,8M ramdisk_size=8192"
  109. #endif
  110. #define CONFIG_NETMASK 255.255.254.0
  111. #define CONFIG_IPADDR 128.247.77.90
  112. #define CONFIG_SERVERIP 128.247.77.158
  113. #define CONFIG_BOOTFILE "uImage"
  114. /*
  115. * Miscellaneous configurable options
  116. */
  117. #ifdef CONFIG_APTIX
  118. #define V_PROMPT "OMAP2420 Aptix # "
  119. #else
  120. #define V_PROMPT "OMAP242x H4 # "
  121. #endif
  122. #define CFG_LONGHELP /* undef to save memory */
  123. #define CFG_PROMPT V_PROMPT
  124. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  125. /* Print Buffer Size */
  126. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  127. #define CFG_MAXARGS 16 /* max number of command args */
  128. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  129. #define CFG_MEMTEST_START (OMAP2420_SDRC_CS0) /* memtest works on */
  130. #define CFG_MEMTEST_END (OMAP2420_SDRC_CS0+SZ_31M)
  131. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  132. #define CFG_LOAD_ADDR (OMAP2420_SDRC_CS0) /* default load address */
  133. /* The 2420 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
  134. * 32KHz clk, or from external sig. This rate is divided by a local divisor.
  135. */
  136. #ifdef CONFIG_APTIX
  137. #define V_PVT 3
  138. #else
  139. #define V_PVT 7 /* use with 12MHz/128 */
  140. #endif
  141. #define CFG_TIMERBASE OMAP2420_GPT2
  142. #define CFG_PVT V_PVT /* 2^(pvt+1) */
  143. #define CFG_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CFG_PVT))
  144. /*-----------------------------------------------------------------------
  145. * Stack sizes
  146. *
  147. * The stack sizes are set up in start.S using the settings below
  148. */
  149. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  150. #ifdef CONFIG_USE_IRQ
  151. #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  152. #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * Physical Memory Map
  156. */
  157. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  158. #define PHYS_SDRAM_1 OMAP2420_SDRC_CS0
  159. #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
  160. #define PHYS_SDRAM_2 OMAP2420_SDRC_CS1
  161. #define PHYS_FLASH_1 H4_CS0_BASE /* Flash Bank #1 */
  162. #define PHYS_FLASH_SIZE_1 SZ_32M
  163. #define PHYS_FLASH_2 (H4_CS0_BASE+SZ_32M) /* same cs, 2 chips in series */
  164. #define PHYS_FLASH_SIZE_2 SZ_32M
  165. #define CFG_FLASH_BASE PHYS_FLASH_1
  166. /*-----------------------------------------------------------------------
  167. * FLASH and environment organization
  168. */
  169. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  170. #define CFG_MAX_FLASH_SECT (259) /* max number of sectors on one chip */
  171. #define CFG_ENV_ADDR (CFG_FLASH_BASE + SZ_128K)
  172. #define CFG_ENV_IS_IN_FLASH 1
  173. /* timeout values are in ticks */
  174. #define CFG_FLASH_ERASE_TOUT (10*75*CFG_HZ) /* Timeout for Flash Erase */
  175. #define CFG_FLASH_WRITE_TOUT (10*75*CFG_HZ) /* Timeout for Flash Write */
  176. #endif /* __CONFIG_H */