board.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. *
  3. * Common board functions for OMAP3 based boards.
  4. *
  5. * (C) Copyright 2004-2008
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Sunil Kumar <sunilsaini05@gmail.com>
  10. * Shashi Ranjan <shashiranjanmca05@gmail.com>
  11. *
  12. * Derived from Beagle Board and 3430 SDP code by
  13. * Richard Woodruff <r-woodruff2@ti.com>
  14. * Syed Mohammed Khasim <khasim@ti.com>
  15. *
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #include <common.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/sys_proto.h>
  38. #include <asm/arch/mem.h>
  39. #include <asm/cache.h>
  40. #include <asm/armv7.h>
  41. #include <asm/arch/gpio.h>
  42. /* Declarations */
  43. extern omap3_sysinfo sysinfo;
  44. static void omap3_setup_aux_cr(void);
  45. static void omap3_invalidate_l2_cache_secure(void);
  46. static const struct gpio_bank gpio_bank_34xx[6] = {
  47. { (void *)OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
  48. { (void *)OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
  49. { (void *)OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
  50. { (void *)OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
  51. { (void *)OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
  52. { (void *)OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
  53. };
  54. const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
  55. /******************************************************************************
  56. * Routine: delay
  57. * Description: spinning delay to use before udelay works
  58. *****************************************************************************/
  59. static inline void delay(unsigned long loops)
  60. {
  61. __asm__ volatile ("1:\n" "subs %0, %1, #1\n"
  62. "bne 1b":"=r" (loops):"0"(loops));
  63. }
  64. /******************************************************************************
  65. * Routine: secure_unlock
  66. * Description: Setup security registers for access
  67. * (GP Device only)
  68. *****************************************************************************/
  69. void secure_unlock_mem(void)
  70. {
  71. struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
  72. struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
  73. struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
  74. struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
  75. struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
  76. /* Protection Module Register Target APE (PM_RT) */
  77. writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
  78. writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
  79. writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
  80. writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
  81. writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
  82. writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
  83. writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
  84. writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
  85. writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
  86. writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
  87. writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
  88. /* IVA Changes */
  89. writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
  90. writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
  91. writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
  92. /* SDRC region 0 public */
  93. writel(UNLOCK_1, &sms_base->rg_att0);
  94. }
  95. /******************************************************************************
  96. * Routine: secureworld_exit()
  97. * Description: If chip is EMU and boot type is external
  98. * configure secure registers and exit secure world
  99. * general use.
  100. *****************************************************************************/
  101. void secureworld_exit()
  102. {
  103. unsigned long i;
  104. /* configrue non-secure access control register */
  105. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
  106. /* enabling co-processor CP10 and CP11 accesses in NS world */
  107. __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
  108. /*
  109. * allow allocation of locked TLBs and L2 lines in NS world
  110. * allow use of PLE registers in NS world also
  111. */
  112. __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
  113. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
  114. /* Enable ASA in ACR register */
  115. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  116. __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
  117. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  118. /* Exiting secure world */
  119. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
  120. __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
  121. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
  122. }
  123. /******************************************************************************
  124. * Routine: try_unlock_sram()
  125. * Description: If chip is GP/EMU(special) type, unlock the SRAM for
  126. * general use.
  127. *****************************************************************************/
  128. void try_unlock_memory()
  129. {
  130. int mode;
  131. int in_sdram = is_running_in_sdram();
  132. /*
  133. * if GP device unlock device SRAM for general use
  134. * secure code breaks for Secure/Emulation device - HS/E/T
  135. */
  136. mode = get_device_type();
  137. if (mode == GP_DEVICE)
  138. secure_unlock_mem();
  139. /*
  140. * If device is EMU and boot is XIP external booting
  141. * Unlock firewalls and disable L2 and put chip
  142. * out of secure world
  143. *
  144. * Assuming memories are unlocked by the demon who put us in SDRAM
  145. */
  146. if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
  147. && (!in_sdram)) {
  148. secure_unlock_mem();
  149. secureworld_exit();
  150. }
  151. return;
  152. }
  153. /******************************************************************************
  154. * Routine: s_init
  155. * Description: Does early system init of muxing and clocks.
  156. * - Called path is with SRAM stack.
  157. *****************************************************************************/
  158. void s_init(void)
  159. {
  160. int in_sdram = is_running_in_sdram();
  161. watchdog_init();
  162. try_unlock_memory();
  163. /* Errata workarounds */
  164. omap3_setup_aux_cr();
  165. #ifndef CONFIG_SYS_L2CACHE_OFF
  166. /* Invalidate L2-cache from secure mode */
  167. omap3_invalidate_l2_cache_secure();
  168. #endif
  169. set_muxconf_regs();
  170. delay(100);
  171. prcm_init();
  172. per_clocks_enable();
  173. if (!in_sdram)
  174. mem_init();
  175. }
  176. /******************************************************************************
  177. * Routine: wait_for_command_complete
  178. * Description: Wait for posting to finish on watchdog
  179. *****************************************************************************/
  180. void wait_for_command_complete(struct watchdog *wd_base)
  181. {
  182. int pending = 1;
  183. do {
  184. pending = readl(&wd_base->wwps);
  185. } while (pending);
  186. }
  187. /******************************************************************************
  188. * Routine: watchdog_init
  189. * Description: Shut down watch dogs
  190. *****************************************************************************/
  191. void watchdog_init(void)
  192. {
  193. struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
  194. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  195. /*
  196. * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
  197. * either taken care of by ROM (HS/EMU) or not accessible (GP).
  198. * We need to take care of WD2-MPU or take a PRCM reset. WD3
  199. * should not be running and does not generate a PRCM reset.
  200. */
  201. sr32(&prcm_base->fclken_wkup, 5, 1, 1);
  202. sr32(&prcm_base->iclken_wkup, 5, 1, 1);
  203. wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
  204. writel(WD_UNLOCK1, &wd2_base->wspr);
  205. wait_for_command_complete(wd2_base);
  206. writel(WD_UNLOCK2, &wd2_base->wspr);
  207. }
  208. /******************************************************************************
  209. * Dummy function to handle errors for EABI incompatibility
  210. *****************************************************************************/
  211. void abort(void)
  212. {
  213. }
  214. #ifdef CONFIG_NAND_OMAP_GPMC
  215. /******************************************************************************
  216. * OMAP3 specific command to switch between NAND HW and SW ecc
  217. *****************************************************************************/
  218. static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  219. {
  220. if (argc != 2)
  221. goto usage;
  222. if (strncmp(argv[1], "hw", 2) == 0)
  223. omap_nand_switch_ecc(1);
  224. else if (strncmp(argv[1], "sw", 2) == 0)
  225. omap_nand_switch_ecc(0);
  226. else
  227. goto usage;
  228. return 0;
  229. usage:
  230. printf ("Usage: nandecc %s\n", cmdtp->usage);
  231. return 1;
  232. }
  233. U_BOOT_CMD(
  234. nandecc, 2, 1, do_switch_ecc,
  235. "switch OMAP3 NAND ECC calculation algorithm",
  236. "[hw/sw] - Switch between NAND hardware (hw) or software (sw) ecc algorithm"
  237. );
  238. #endif /* CONFIG_NAND_OMAP_GPMC */
  239. #ifdef CONFIG_DISPLAY_BOARDINFO
  240. /**
  241. * Print board information
  242. */
  243. int checkboard (void)
  244. {
  245. char *mem_s ;
  246. if (is_mem_sdr())
  247. mem_s = "mSDR";
  248. else
  249. mem_s = "LPDDR";
  250. printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
  251. sysinfo.nand_string);
  252. return 0;
  253. }
  254. #endif /* CONFIG_DISPLAY_BOARDINFO */
  255. static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
  256. {
  257. u32 i, num_params = *parameters;
  258. u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
  259. /*
  260. * copy the parameters to an un-cached area to avoid coherency
  261. * issues
  262. */
  263. for (i = 0; i < num_params; i++) {
  264. __raw_writel(*parameters, sram_scratch_space);
  265. parameters++;
  266. sram_scratch_space++;
  267. }
  268. /* Now make the PPA call */
  269. do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
  270. }
  271. static void omap3_update_aux_cr_secure(u32 set_bits, u32 clear_bits)
  272. {
  273. u32 acr;
  274. /* Read ACR */
  275. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  276. acr &= ~clear_bits;
  277. acr |= set_bits;
  278. if (get_device_type() == GP_DEVICE) {
  279. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_WRITE_ACR,
  280. acr);
  281. } else {
  282. struct emu_hal_params emu_romcode_params;
  283. emu_romcode_params.num_params = 1;
  284. emu_romcode_params.param1 = acr;
  285. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
  286. (u32 *)&emu_romcode_params);
  287. }
  288. }
  289. static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
  290. {
  291. u32 acr;
  292. /* Read ACR */
  293. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  294. acr &= ~clear_bits;
  295. acr |= set_bits;
  296. /* Write ACR - affects non-secure banked bits */
  297. asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
  298. }
  299. static void omap3_setup_aux_cr(void)
  300. {
  301. /* Workaround for Cortex-A8 errata: #454179 #430973
  302. * Set "IBE" bit
  303. * Set "Disable Brach Size Mispredicts" bit
  304. * Workaround for erratum #621766
  305. * Enable L1NEON bit
  306. * ACR |= (IBE | DBSM | L1NEON) => ACR |= 0xE0
  307. */
  308. omap3_update_aux_cr_secure(0xE0, 0);
  309. }
  310. #ifndef CONFIG_SYS_L2CACHE_OFF
  311. /* Invalidate the entire L2 cache from secure mode */
  312. static void omap3_invalidate_l2_cache_secure(void)
  313. {
  314. if (get_device_type() == GP_DEVICE) {
  315. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_L2_INVAL,
  316. 0);
  317. } else {
  318. struct emu_hal_params emu_romcode_params;
  319. emu_romcode_params.num_params = 1;
  320. emu_romcode_params.param1 = 0;
  321. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
  322. (u32 *)&emu_romcode_params);
  323. }
  324. }
  325. void v7_outer_cache_enable(void)
  326. {
  327. /* Set L2EN */
  328. omap3_update_aux_cr_secure(0x2, 0);
  329. /*
  330. * On some revisions L2EN bit is banked on some revisions it's not
  331. * No harm in setting both banked bits(in fact this is required
  332. * by an erratum)
  333. */
  334. omap3_update_aux_cr(0x2, 0);
  335. }
  336. void v7_outer_cache_disable(void)
  337. {
  338. /* Clear L2EN */
  339. omap3_update_aux_cr_secure(0, 0x2);
  340. /*
  341. * On some revisions L2EN bit is banked on some revisions it's not
  342. * No harm in clearing both banked bits(in fact this is required
  343. * by an erratum)
  344. */
  345. omap3_update_aux_cr(0, 0x2);
  346. }
  347. #endif