omap24xx_i2c.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * Basic I2C functions
  3. *
  4. * Copyright (c) 2004 Texas Instruments
  5. *
  6. * This package is free software; you can redistribute it and/or
  7. * modify it under the terms of the license found in the file
  8. * named COPYING that should have accompanied this file.
  9. *
  10. * THIS PACKAGE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR
  11. * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED
  12. * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE.
  13. *
  14. * Author: Jian Zhang jzhang@ti.com, Texas Instruments
  15. *
  16. * Copyright (c) 2003 Wolfgang Denk, wd@denx.de
  17. * Rewritten to fit into the current U-Boot framework
  18. *
  19. * Adapted for OMAP2420 I2C, r-woodruff2@ti.com
  20. *
  21. */
  22. #include <common.h>
  23. #include <asm/arch/i2c.h>
  24. #include <asm/io.h>
  25. #include "omap24xx_i2c.h"
  26. #define I2C_TIMEOUT 10
  27. static void wait_for_bb (void);
  28. static u16 wait_for_pin (void);
  29. static void flush_fifo(void);
  30. static struct i2c *i2c_base = (struct i2c *)I2C_DEFAULT_BASE;
  31. static unsigned int bus_initialized[I2C_BUS_MAX];
  32. static unsigned int current_bus;
  33. void i2c_init (int speed, int slaveadd)
  34. {
  35. int psc, fsscll, fssclh;
  36. int hsscll = 0, hssclh = 0;
  37. u32 scll, sclh;
  38. int timeout = I2C_TIMEOUT;
  39. /* Only handle standard, fast and high speeds */
  40. if ((speed != OMAP_I2C_STANDARD) &&
  41. (speed != OMAP_I2C_FAST_MODE) &&
  42. (speed != OMAP_I2C_HIGH_SPEED)) {
  43. printf("Error : I2C unsupported speed %d\n", speed);
  44. return;
  45. }
  46. psc = I2C_IP_CLK / I2C_INTERNAL_SAMPLING_CLK;
  47. psc -= 1;
  48. if (psc < I2C_PSC_MIN) {
  49. printf("Error : I2C unsupported prescalar %d\n", psc);
  50. return;
  51. }
  52. if (speed == OMAP_I2C_HIGH_SPEED) {
  53. /* High speed */
  54. /* For first phase of HS mode */
  55. fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK /
  56. (2 * OMAP_I2C_FAST_MODE);
  57. fsscll -= I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM;
  58. fssclh -= I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM;
  59. if (((fsscll < 0) || (fssclh < 0)) ||
  60. ((fsscll > 255) || (fssclh > 255))) {
  61. printf("Error : I2C initializing first phase clock\n");
  62. return;
  63. }
  64. /* For second phase of HS mode */
  65. hsscll = hssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
  66. hsscll -= I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM;
  67. hssclh -= I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM;
  68. if (((fsscll < 0) || (fssclh < 0)) ||
  69. ((fsscll > 255) || (fssclh > 255))) {
  70. printf("Error : I2C initializing second phase clock\n");
  71. return;
  72. }
  73. scll = (unsigned int)hsscll << 8 | (unsigned int)fsscll;
  74. sclh = (unsigned int)hssclh << 8 | (unsigned int)fssclh;
  75. } else {
  76. /* Standard and fast speed */
  77. fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
  78. fsscll -= I2C_FASTSPEED_SCLL_TRIM;
  79. fssclh -= I2C_FASTSPEED_SCLH_TRIM;
  80. if (((fsscll < 0) || (fssclh < 0)) ||
  81. ((fsscll > 255) || (fssclh > 255))) {
  82. printf("Error : I2C initializing clock\n");
  83. return;
  84. }
  85. scll = (unsigned int)fsscll;
  86. sclh = (unsigned int)fssclh;
  87. }
  88. if (readw (&i2c_base->con) & I2C_CON_EN) {
  89. writew (0, &i2c_base->con);
  90. udelay (50000);
  91. }
  92. writew(0x2, &i2c_base->sysc); /* for ES2 after soft reset */
  93. udelay(1000);
  94. writew(I2C_CON_EN, &i2c_base->con);
  95. while (!(readw(&i2c_base->syss) & I2C_SYSS_RDONE) && timeout--) {
  96. if (timeout <= 0) {
  97. printf("ERROR: Timeout in soft-reset\n");
  98. return;
  99. }
  100. udelay(1000);
  101. }
  102. writew(0, &i2c_base->con);
  103. writew(psc, &i2c_base->psc);
  104. writew(scll, &i2c_base->scll);
  105. writew(sclh, &i2c_base->sclh);
  106. /* own address */
  107. writew (slaveadd, &i2c_base->oa);
  108. writew (I2C_CON_EN, &i2c_base->con);
  109. /* have to enable intrrupts or OMAP i2c module doesn't work */
  110. writew (I2C_IE_XRDY_IE | I2C_IE_RRDY_IE | I2C_IE_ARDY_IE |
  111. I2C_IE_NACK_IE | I2C_IE_AL_IE, &i2c_base->ie);
  112. udelay (1000);
  113. flush_fifo();
  114. writew (0xFFFF, &i2c_base->stat);
  115. writew (0, &i2c_base->cnt);
  116. bus_initialized[current_bus] = 1;
  117. }
  118. static int i2c_read_byte (u8 devaddr, u8 regoffset, u8 * value)
  119. {
  120. int i2c_error = 0;
  121. u16 status;
  122. /* wait until bus not busy */
  123. wait_for_bb ();
  124. /* one byte only */
  125. writew (1, &i2c_base->cnt);
  126. /* set slave address */
  127. writew (devaddr, &i2c_base->sa);
  128. /* no stop bit needed here */
  129. writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_TRX, &i2c_base->con);
  130. status = wait_for_pin ();
  131. if (status & I2C_STAT_XRDY) {
  132. /* Important: have to use byte access */
  133. writeb (regoffset, &i2c_base->data);
  134. udelay (20000);
  135. if (readw (&i2c_base->stat) & I2C_STAT_NACK) {
  136. i2c_error = 1;
  137. }
  138. } else {
  139. i2c_error = 1;
  140. }
  141. if (!i2c_error) {
  142. writew (I2C_CON_EN, &i2c_base->con);
  143. while (readw(&i2c_base->stat) &
  144. (I2C_STAT_XRDY | I2C_STAT_ARDY)) {
  145. udelay (10000);
  146. /* Have to clear pending interrupt to clear I2C_STAT */
  147. writew (0xFFFF, &i2c_base->stat);
  148. }
  149. /* set slave address */
  150. writew (devaddr, &i2c_base->sa);
  151. /* read one byte from slave */
  152. writew (1, &i2c_base->cnt);
  153. /* need stop bit here */
  154. writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_STP,
  155. &i2c_base->con);
  156. status = wait_for_pin ();
  157. if (status & I2C_STAT_RRDY) {
  158. #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
  159. defined(CONFIG_OMAP44XX)
  160. *value = readb (&i2c_base->data);
  161. #else
  162. *value = readw (&i2c_base->data);
  163. #endif
  164. udelay (20000);
  165. } else {
  166. i2c_error = 1;
  167. }
  168. if (!i2c_error) {
  169. writew (I2C_CON_EN, &i2c_base->con);
  170. while (readw (&i2c_base->stat) &
  171. (I2C_STAT_RRDY | I2C_STAT_ARDY)) {
  172. udelay (10000);
  173. writew (0xFFFF, &i2c_base->stat);
  174. }
  175. }
  176. }
  177. flush_fifo();
  178. writew (0xFFFF, &i2c_base->stat);
  179. writew (0, &i2c_base->cnt);
  180. return i2c_error;
  181. }
  182. static int i2c_write_byte (u8 devaddr, u8 regoffset, u8 value)
  183. {
  184. int i2c_error = 0;
  185. u16 status, stat;
  186. /* wait until bus not busy */
  187. wait_for_bb ();
  188. /* two bytes */
  189. writew (2, &i2c_base->cnt);
  190. /* set slave address */
  191. writew (devaddr, &i2c_base->sa);
  192. /* stop bit needed here */
  193. writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_TRX |
  194. I2C_CON_STP, &i2c_base->con);
  195. /* wait until state change */
  196. status = wait_for_pin ();
  197. if (status & I2C_STAT_XRDY) {
  198. #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
  199. defined(CONFIG_OMAP44XX)
  200. /* send out 1 byte */
  201. writeb (regoffset, &i2c_base->data);
  202. writew (I2C_STAT_XRDY, &i2c_base->stat);
  203. status = wait_for_pin ();
  204. if ((status & I2C_STAT_XRDY)) {
  205. /* send out next 1 byte */
  206. writeb (value, &i2c_base->data);
  207. writew (I2C_STAT_XRDY, &i2c_base->stat);
  208. } else {
  209. i2c_error = 1;
  210. }
  211. #else
  212. /* send out two bytes */
  213. writew ((value << 8) + regoffset, &i2c_base->data);
  214. #endif
  215. /* must have enough delay to allow BB bit to go low */
  216. udelay (50000);
  217. if (readw (&i2c_base->stat) & I2C_STAT_NACK) {
  218. i2c_error = 1;
  219. }
  220. } else {
  221. i2c_error = 1;
  222. }
  223. if (!i2c_error) {
  224. int eout = 200;
  225. writew (I2C_CON_EN, &i2c_base->con);
  226. while ((stat = readw (&i2c_base->stat)) || (readw (&i2c_base->con) & I2C_CON_MST)) {
  227. udelay (1000);
  228. /* have to read to clear intrrupt */
  229. writew (0xFFFF, &i2c_base->stat);
  230. if(--eout == 0) /* better leave with error than hang */
  231. break;
  232. }
  233. }
  234. flush_fifo();
  235. writew (0xFFFF, &i2c_base->stat);
  236. writew (0, &i2c_base->cnt);
  237. return i2c_error;
  238. }
  239. static void flush_fifo(void)
  240. { u16 stat;
  241. /* note: if you try and read data when its not there or ready
  242. * you get a bus error
  243. */
  244. while(1){
  245. stat = readw(&i2c_base->stat);
  246. if(stat == I2C_STAT_RRDY){
  247. #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
  248. defined(CONFIG_OMAP44XX)
  249. readb(&i2c_base->data);
  250. #else
  251. readw(&i2c_base->data);
  252. #endif
  253. writew(I2C_STAT_RRDY,&i2c_base->stat);
  254. udelay(1000);
  255. }else
  256. break;
  257. }
  258. }
  259. int i2c_probe (uchar chip)
  260. {
  261. int res = 1; /* default = fail */
  262. if (chip == readw (&i2c_base->oa)) {
  263. return res;
  264. }
  265. /* wait until bus not busy */
  266. wait_for_bb ();
  267. /* try to read one byte */
  268. writew (1, &i2c_base->cnt);
  269. /* set slave address */
  270. writew (chip, &i2c_base->sa);
  271. /* stop bit needed here */
  272. writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_STP, &i2c_base->con);
  273. /* enough delay for the NACK bit set */
  274. udelay (50000);
  275. if (!(readw (&i2c_base->stat) & I2C_STAT_NACK)) {
  276. res = 0; /* success case */
  277. flush_fifo();
  278. writew(0xFFFF, &i2c_base->stat);
  279. } else {
  280. writew(0xFFFF, &i2c_base->stat); /* failue, clear sources*/
  281. writew (readw (&i2c_base->con) | I2C_CON_STP, &i2c_base->con); /* finish up xfer */
  282. udelay(20000);
  283. wait_for_bb ();
  284. }
  285. flush_fifo();
  286. writew (0, &i2c_base->cnt); /* don't allow any more data in...we don't want it.*/
  287. writew(0xFFFF, &i2c_base->stat);
  288. return res;
  289. }
  290. int i2c_read (uchar chip, uint addr, int alen, uchar * buffer, int len)
  291. {
  292. int i;
  293. if (alen > 1) {
  294. printf ("I2C read: addr len %d not supported\n", alen);
  295. return 1;
  296. }
  297. if (addr + len > 256) {
  298. printf ("I2C read: address out of range\n");
  299. return 1;
  300. }
  301. for (i = 0; i < len; i++) {
  302. if (i2c_read_byte (chip, addr + i, &buffer[i])) {
  303. printf ("I2C read: I/O error\n");
  304. i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  305. return 1;
  306. }
  307. }
  308. return 0;
  309. }
  310. int i2c_write (uchar chip, uint addr, int alen, uchar * buffer, int len)
  311. {
  312. int i;
  313. if (alen > 1) {
  314. printf ("I2C read: addr len %d not supported\n", alen);
  315. return 1;
  316. }
  317. if (addr + len > 256) {
  318. printf ("I2C read: address out of range\n");
  319. return 1;
  320. }
  321. for (i = 0; i < len; i++) {
  322. if (i2c_write_byte (chip, addr + i, buffer[i])) {
  323. printf ("I2C read: I/O error\n");
  324. i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  325. return 1;
  326. }
  327. }
  328. return 0;
  329. }
  330. static void wait_for_bb (void)
  331. {
  332. int timeout = 10;
  333. u16 stat;
  334. writew(0xFFFF, &i2c_base->stat); /* clear current interruts...*/
  335. while ((stat = readw (&i2c_base->stat) & I2C_STAT_BB) && timeout--) {
  336. writew (stat, &i2c_base->stat);
  337. udelay (50000);
  338. }
  339. if (timeout <= 0) {
  340. printf ("timed out in wait_for_bb: I2C_STAT=%x\n",
  341. readw (&i2c_base->stat));
  342. }
  343. writew(0xFFFF, &i2c_base->stat); /* clear delayed stuff*/
  344. }
  345. static u16 wait_for_pin (void)
  346. {
  347. u16 status;
  348. int timeout = 10;
  349. do {
  350. udelay (1000);
  351. status = readw (&i2c_base->stat);
  352. } while ( !(status &
  353. (I2C_STAT_ROVR | I2C_STAT_XUDF | I2C_STAT_XRDY |
  354. I2C_STAT_RRDY | I2C_STAT_ARDY | I2C_STAT_NACK |
  355. I2C_STAT_AL)) && timeout--);
  356. if (timeout <= 0) {
  357. printf ("timed out in wait_for_pin: I2C_STAT=%x\n",
  358. readw (&i2c_base->stat));
  359. writew(0xFFFF, &i2c_base->stat);
  360. }
  361. return status;
  362. }
  363. int i2c_set_bus_num(unsigned int bus)
  364. {
  365. if ((bus < 0) || (bus >= I2C_BUS_MAX)) {
  366. printf("Bad bus: %d\n", bus);
  367. return -1;
  368. }
  369. #if I2C_BUS_MAX==3
  370. if (bus == 2)
  371. i2c_base = (struct i2c *)I2C_BASE3;
  372. else
  373. #endif
  374. if (bus == 1)
  375. i2c_base = (struct i2c *)I2C_BASE2;
  376. else
  377. i2c_base = (struct i2c *)I2C_BASE1;
  378. current_bus = bus;
  379. if(!bus_initialized[current_bus])
  380. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  381. return 0;
  382. }
  383. int i2c_get_bus_num(void)
  384. {
  385. return (int) current_bus;
  386. }