P2020DS.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * p2020ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include "../board/freescale/common/ics307_clk.h"
  29. #ifdef CONFIG_MK_36BIT
  30. #define CONFIG_PHYS_64BIT
  31. #endif
  32. /* High Level Configuration Options */
  33. #define CONFIG_BOOKE 1 /* BOOKE */
  34. #define CONFIG_E500 1 /* BOOKE e500 family */
  35. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  36. #define CONFIG_P2020 1
  37. #define CONFIG_P2020DS 1
  38. #define CONFIG_MP 1 /* support multiple processors */
  39. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  40. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  41. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  42. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  43. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  44. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  45. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  46. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  47. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  48. #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
  49. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  50. #define CONFIG_ENV_OVERWRITE
  51. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  52. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
  53. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  54. /*
  55. * These can be toggled for performance analysis, otherwise use default.
  56. */
  57. #define CONFIG_L2_CACHE /* toggle L2 cache */
  58. #define CONFIG_BTB /* toggle branch predition */
  59. #define CONFIG_ENABLE_36BIT_PHYS 1
  60. #ifdef CONFIG_PHYS_64BIT
  61. #define CONFIG_ADDR_MAP 1
  62. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  63. #endif
  64. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  65. #define CONFIG_SYS_MEMTEST_END 0x7fffffff
  66. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  67. /*
  68. * Base addresses -- Note these are effective addresses where the
  69. * actual resources get mapped (not physical addresses)
  70. */
  71. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  72. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  73. #ifdef CONFIG_PHYS_64BIT
  74. #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
  75. #else
  76. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  77. #endif
  78. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  79. /* DDR Setup */
  80. #define CONFIG_VERY_BIG_RAM
  81. #define CONFIG_FSL_DDR3 1
  82. #undef CONFIG_FSL_DDR_INTERACTIVE
  83. /* ECC will be enabled based on perf_mode environment variable */
  84. /* #define CONFIG_DDR_ECC */
  85. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  86. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  87. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  88. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  89. #define CONFIG_NUM_DDR_CONTROLLERS 1
  90. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  91. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  92. /* I2C addresses of SPD EEPROMs */
  93. #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD EEPROM located on I2C bus 0 */
  94. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  95. /* These are used when DDR doesn't use SPD. */
  96. #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1GB */
  97. /* Default settings for "stable" mode */
  98. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  99. #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
  100. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  101. #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
  102. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  103. #define CONFIG_SYS_DDR_TIMING_0 0x00330804
  104. #define CONFIG_SYS_DDR_TIMING_1 0x6f6b4846
  105. #define CONFIG_SYS_DDR_TIMING_2 0x0fa890d4
  106. #define CONFIG_SYS_DDR_MODE_1 0x00421422
  107. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  108. #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
  109. #define CONFIG_SYS_DDR_INTERVAL 0x61800100
  110. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  111. #define CONFIG_SYS_DDR_CLK_CTRL 0x02000000
  112. #define CONFIG_SYS_DDR_TIMING_4 0x00220001
  113. #define CONFIG_SYS_DDR_TIMING_5 0x03402400
  114. #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
  115. #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8655A608
  116. #define CONFIG_SYS_DDR_CONTROL 0xE7000000 /* Type = DDR3: ECC enabled, No Interleaving */
  117. #define CONFIG_SYS_DDR_CONTROL2 0x24400011
  118. #define CONFIG_SYS_DDR_CDR1 0x00040000
  119. #define CONFIG_SYS_DDR_CDR2 0x00000000
  120. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  121. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  122. #define CONFIG_SYS_DDR_SBE 0x00010000
  123. /* Settings that differ for "performance" mode */
  124. #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
  125. #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
  126. #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014202
  127. #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5d5b4543
  128. #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0fa890ce
  129. #define CONFIG_SYS_DDR_CONTROL_PERF 0xC7004000 /* Type = DDR3: ECC disabled, cs0-cs1 interleaving */
  130. /*
  131. * The following set of values were tested for DDR2
  132. * with a DDR3 to DDR2 interposer
  133. *
  134. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  135. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  136. #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
  137. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  138. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  139. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  140. #define CONFIG_SYS_DDR_INTERVAL 0x06180100
  141. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  142. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  143. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  144. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  145. #define CONFIG_SYS_DDR_CONTROL 0xC3008000
  146. #define CONFIG_SYS_DDR_CONTROL2 0x04400010
  147. *
  148. */
  149. #undef CONFIG_CLOCKS_IN_MHZ
  150. /*
  151. * Memory map
  152. *
  153. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  154. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  155. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  156. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  157. *
  158. * Localbus cacheable (TBD)
  159. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  160. *
  161. * Localbus non-cacheable
  162. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  163. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  164. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  165. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  166. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  167. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  168. */
  169. /*
  170. * Local Bus Definitions
  171. */
  172. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  173. #ifdef CONFIG_PHYS_64BIT
  174. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  175. #else
  176. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  177. #endif
  178. #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
  179. #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
  180. #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  181. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  182. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  183. #define CONFIG_SYS_FLASH_QUIET_TEST
  184. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  185. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  186. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  187. #undef CONFIG_SYS_FLASH_CHECKSUM
  188. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  189. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  190. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  191. #define CONFIG_FLASH_CFI_DRIVER
  192. #define CONFIG_SYS_FLASH_CFI
  193. #define CONFIG_SYS_FLASH_EMPTY_INFO
  194. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  195. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  196. #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
  197. #ifdef CONFIG_FSL_NGPIXIS
  198. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  199. #ifdef CONFIG_PHYS_64BIT
  200. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  201. #else
  202. #define PIXIS_BASE_PHYS PIXIS_BASE
  203. #endif
  204. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  205. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  206. #define PIXIS_LBMAP_SWITCH 7
  207. #define PIXIS_LBMAP_MASK 0xf0
  208. #define PIXIS_LBMAP_SHIFT 4
  209. #define PIXIS_LBMAP_ALTBANK 0x20
  210. #endif
  211. #define CONFIG_SYS_INIT_RAM_LOCK 1
  212. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  213. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  214. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  215. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  216. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  217. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  218. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  219. #define CONFIG_SYS_NAND_BASE 0xffa00000
  220. #ifdef CONFIG_PHYS_64BIT
  221. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  222. #else
  223. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  224. #endif
  225. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  226. CONFIG_SYS_NAND_BASE + 0x40000, \
  227. CONFIG_SYS_NAND_BASE + 0x80000,\
  228. CONFIG_SYS_NAND_BASE + 0xC0000}
  229. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  230. #define CONFIG_MTD_NAND_VERIFY_WRITE
  231. #define CONFIG_CMD_NAND 1
  232. #define CONFIG_NAND_FSL_ELBC 1
  233. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  234. /* NAND flash config */
  235. #define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  236. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  237. | BR_PS_8 /* Port Size = 8bit */ \
  238. | BR_MS_FCM /* MSEL = FCM */ \
  239. | BR_V) /* valid */
  240. #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  241. | OR_FCM_PGS /* Large Page*/ \
  242. | OR_FCM_CSCT \
  243. | OR_FCM_CST \
  244. | OR_FCM_CHT \
  245. | OR_FCM_SCY_1 \
  246. | OR_FCM_TRLX \
  247. | OR_FCM_EHTR)
  248. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  249. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  250. #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  251. #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  252. #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
  253. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  254. | BR_PS_8 /* Port Size = 8bit */ \
  255. | BR_MS_FCM /* MSEL = FCM */ \
  256. | BR_V) /* valid */
  257. #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  258. #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
  259. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  260. | BR_PS_8 /* Port Size = 8bit */ \
  261. | BR_MS_FCM /* MSEL = FCM */ \
  262. | BR_V) /* valid */
  263. #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  264. #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
  265. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  266. | BR_PS_8 /* Port Size = 8bit */ \
  267. | BR_MS_FCM /* MSEL = FCM */ \
  268. | BR_V) /* valid */
  269. #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  270. /* Serial Port - controlled on board with jumper J8
  271. * open - index 2
  272. * shorted - index 1
  273. */
  274. #define CONFIG_CONS_INDEX 1
  275. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  276. #define CONFIG_SYS_NS16550
  277. #define CONFIG_SYS_NS16550_SERIAL
  278. #define CONFIG_SYS_NS16550_REG_SIZE 1
  279. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  280. #define CONFIG_SYS_BAUDRATE_TABLE \
  281. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  282. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  283. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  284. /* Use the HUSH parser */
  285. #define CONFIG_SYS_HUSH_PARSER
  286. #ifdef CONFIG_SYS_HUSH_PARSER
  287. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  288. #endif
  289. /*
  290. * Pass open firmware flat tree
  291. */
  292. #define CONFIG_OF_LIBFDT 1
  293. #define CONFIG_OF_BOARD_SETUP 1
  294. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  295. /* I2C */
  296. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  297. #define CONFIG_HARD_I2C /* I2C with hardware support */
  298. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  299. #define CONFIG_I2C_MULTI_BUS
  300. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  301. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  302. #define CONFIG_SYS_I2C_SLAVE 0x7F
  303. #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
  304. #define CONFIG_SYS_I2C_OFFSET 0x3000
  305. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  306. /*
  307. * I2C2 EEPROM
  308. */
  309. #define CONFIG_ID_EEPROM
  310. #ifdef CONFIG_ID_EEPROM
  311. #define CONFIG_SYS_I2C_EEPROM_NXID
  312. #endif
  313. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  314. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  315. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  316. /*
  317. * General PCI
  318. * Memory space is mapped 1-1, but I/O space must start from 0.
  319. */
  320. /* controller 3, Slot 1, tgtid 3, Base address b000 */
  321. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  322. #ifdef CONFIG_PHYS_64BIT
  323. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  324. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  325. #else
  326. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  327. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  328. #endif
  329. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  330. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  331. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  332. #ifdef CONFIG_PHYS_64BIT
  333. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  334. #else
  335. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  336. #endif
  337. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  338. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  339. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  340. #ifdef CONFIG_PHYS_64BIT
  341. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  342. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  343. #else
  344. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  345. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  346. #endif
  347. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  348. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  349. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  350. #ifdef CONFIG_PHYS_64BIT
  351. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  352. #else
  353. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  354. #endif
  355. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  356. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  357. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  358. #ifdef CONFIG_PHYS_64BIT
  359. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  360. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  361. #else
  362. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  363. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  364. #endif
  365. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  366. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  367. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  368. #ifdef CONFIG_PHYS_64BIT
  369. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  370. #else
  371. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  372. #endif
  373. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  374. #if defined(CONFIG_PCI)
  375. /*PCIE video card used*/
  376. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  377. /* video */
  378. #define CONFIG_VIDEO
  379. #if defined(CONFIG_VIDEO)
  380. #define CONFIG_BIOSEMU
  381. #define CONFIG_CFB_CONSOLE
  382. #define CONFIG_VIDEO_SW_CURSOR
  383. #define CONFIG_VGA_AS_SINGLE_DEVICE
  384. #define CONFIG_ATI_RADEON_FB
  385. #define CONFIG_VIDEO_LOGO
  386. /*#define CONFIG_CONSOLE_CURSOR*/
  387. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  388. #endif
  389. #define CONFIG_NET_MULTI
  390. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  391. #undef CONFIG_EEPRO100
  392. #undef CONFIG_TULIP
  393. #define CONFIG_RTL8139
  394. #ifndef CONFIG_PCI_PNP
  395. #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
  396. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
  397. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  398. #endif
  399. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  400. #define CONFIG_DOS_PARTITION
  401. #define CONFIG_SCSI_AHCI
  402. #ifdef CONFIG_SCSI_AHCI
  403. #define CONFIG_SATA_ULI5288
  404. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  405. #define CONFIG_SYS_SCSI_MAX_LUN 1
  406. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  407. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  408. #endif /* SCSI */
  409. #endif /* CONFIG_PCI */
  410. #if defined(CONFIG_TSEC_ENET)
  411. #ifndef CONFIG_NET_MULTI
  412. #define CONFIG_NET_MULTI 1
  413. #endif
  414. #define CONFIG_MII 1 /* MII PHY management */
  415. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  416. #define CONFIG_TSEC1 1
  417. #define CONFIG_TSEC1_NAME "eTSEC1"
  418. #define CONFIG_TSEC2 1
  419. #define CONFIG_TSEC2_NAME "eTSEC2"
  420. #define CONFIG_TSEC3 1
  421. #define CONFIG_TSEC3_NAME "eTSEC3"
  422. #define CONFIG_PIXIS_SGMII_CMD
  423. #define CONFIG_FSL_SGMII_RISER 1
  424. #define SGMII_RISER_PHY_OFFSET 0x1b
  425. #ifdef CONFIG_FSL_SGMII_RISER
  426. #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
  427. #endif
  428. #define TSEC1_PHY_ADDR 0
  429. #define TSEC2_PHY_ADDR 1
  430. #define TSEC3_PHY_ADDR 2
  431. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  432. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  433. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  434. #define TSEC1_PHYIDX 0
  435. #define TSEC2_PHYIDX 0
  436. #define TSEC3_PHYIDX 0
  437. #define CONFIG_ETHPRIME "eTSEC1"
  438. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  439. #endif /* CONFIG_TSEC_ENET */
  440. /*
  441. * Environment
  442. */
  443. #define CONFIG_ENV_IS_IN_FLASH 1
  444. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  445. #define CONFIG_ENV_ADDR 0xfff80000
  446. #else
  447. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  448. #endif
  449. #define CONFIG_ENV_SIZE 0x2000
  450. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  451. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  452. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  453. /*
  454. * Command line configuration.
  455. */
  456. #include <config_cmd_default.h>
  457. #define CONFIG_CMD_IRQ
  458. #define CONFIG_CMD_PING
  459. #define CONFIG_CMD_I2C
  460. #define CONFIG_CMD_MII
  461. #define CONFIG_CMD_ELF
  462. #define CONFIG_CMD_IRQ
  463. #define CONFIG_CMD_SETEXPR
  464. #define CONFIG_CMD_REGINFO
  465. #if defined(CONFIG_PCI)
  466. #define CONFIG_CMD_PCI
  467. #define CONFIG_CMD_NET
  468. #define CONFIG_CMD_SCSI
  469. #define CONFIG_CMD_EXT2
  470. #endif
  471. /*
  472. * USB
  473. */
  474. #define CONFIG_CMD_USB
  475. #define CONFIG_USB_STORAGE
  476. #define CONFIG_USB_EHCI
  477. #define CONFIG_USB_EHCI_FSL
  478. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  479. #undef CONFIG_WATCHDOG /* watchdog disabled */
  480. /*
  481. * Miscellaneous configurable options
  482. */
  483. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  484. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  485. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  486. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  487. #if defined(CONFIG_CMD_KGDB)
  488. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  489. #else
  490. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  491. #endif
  492. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  493. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  494. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  495. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  496. /*
  497. * For booting Linux, the board info and command line data
  498. * have to be in the first 16 MB of memory, since this is
  499. * the maximum mapped by the Linux kernel during initialization.
  500. */
  501. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  502. /*
  503. * Internal Definitions
  504. *
  505. * Boot Flags
  506. */
  507. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  508. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  509. #if defined(CONFIG_CMD_KGDB)
  510. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  511. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  512. #endif
  513. /*
  514. * Environment Configuration
  515. */
  516. /* The mac addresses for all ethernet interface */
  517. #if defined(CONFIG_TSEC_ENET)
  518. #define CONFIG_HAS_ETH0
  519. #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
  520. #define CONFIG_HAS_ETH1
  521. #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
  522. #define CONFIG_HAS_ETH2
  523. #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
  524. #define CONFIG_HAS_ETH3
  525. #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
  526. #endif
  527. #define CONFIG_IPADDR 192.168.1.254
  528. #define CONFIG_HOSTNAME unknown
  529. #define CONFIG_ROOTPATH /opt/nfsroot
  530. #define CONFIG_BOOTFILE uImage
  531. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  532. #define CONFIG_SERVERIP 192.168.1.1
  533. #define CONFIG_GATEWAYIP 192.168.1.1
  534. #define CONFIG_NETMASK 255.255.255.0
  535. /* default location for tftp and bootm */
  536. #define CONFIG_LOADADDR 1000000
  537. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  538. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  539. #define CONFIG_BAUDRATE 115200
  540. #define CONFIG_EXTRA_ENV_SETTINGS \
  541. "perf_mode=stable\0" \
  542. "memctl_intlv_ctl=2\0" \
  543. "netdev=eth0\0" \
  544. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  545. "tftpflash=tftpboot $loadaddr $uboot; " \
  546. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  547. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  548. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  549. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  550. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  551. "consoledev=ttyS0\0" \
  552. "ramdiskaddr=2000000\0" \
  553. "ramdiskfile=p2020ds/ramdisk.uboot\0" \
  554. "fdtaddr=c00000\0" \
  555. "fdtfile=p2020ds/p2020ds.dtb\0" \
  556. "bdev=sda3\0"
  557. #define CONFIG_HDBOOT \
  558. "setenv bootargs root=/dev/$bdev rw " \
  559. "console=$consoledev,$baudrate $othbootargs;" \
  560. "tftp $loadaddr $bootfile;" \
  561. "tftp $fdtaddr $fdtfile;" \
  562. "bootm $loadaddr - $fdtaddr"
  563. #define CONFIG_NFSBOOTCOMMAND \
  564. "setenv bootargs root=/dev/nfs rw " \
  565. "nfsroot=$serverip:$rootpath " \
  566. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  567. "console=$consoledev,$baudrate $othbootargs;" \
  568. "tftp $loadaddr $bootfile;" \
  569. "tftp $fdtaddr $fdtfile;" \
  570. "bootm $loadaddr - $fdtaddr"
  571. #define CONFIG_RAMBOOTCOMMAND \
  572. "setenv bootargs root=/dev/ram rw " \
  573. "console=$consoledev,$baudrate $othbootargs;" \
  574. "tftp $ramdiskaddr $ramdiskfile;" \
  575. "tftp $loadaddr $bootfile;" \
  576. "tftp $fdtaddr $fdtfile;" \
  577. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  578. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  579. #endif /* __CONFIG_H */