at91rm9200dk.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * Rick Bronson <rick@efn.org>
  3. *
  4. * Configuation settings for the AT91RM9200DK board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*
  27. * If we are developing, we might want to start armboot from ram
  28. * so we MUST NOT initialize critical regs like mem-timing ...
  29. */
  30. #define CONFIG_INIT_CRITICAL /* undef for developing */
  31. /* ARM asynchronous clock */
  32. #define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
  33. #define AT91C_MASTER_CLOCK 59904000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
  34. /* #define AT91C_MASTER_CLOCK 44928000 */ /* peripheral clock (AT91C_MASTER_CLOCK / 4) */
  35. #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
  36. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  37. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  38. #define CONFIG_SETUP_MEMORY_TAGS 1
  39. #define CONFIG_INITRD_TAG 1
  40. /*
  41. * Size of malloc() pool
  42. */
  43. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  44. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  45. #define CONFIG_BAUDRATE 115200
  46. /*
  47. * Hardware drivers
  48. */
  49. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  50. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  51. #define CONFIG_BOOTDELAY 3
  52. /* #define CONFIG_ENV_OVERWRITE 1 */
  53. #define CONFIG_COMMANDS \
  54. ((CONFIG_CMD_DFL | \
  55. CFG_CMD_DHCP ) & \
  56. ~(CFG_CMD_BDI | \
  57. CFG_CMD_IMI | \
  58. CFG_CMD_AUTOSCRIPT | \
  59. CFG_CMD_FPGA | \
  60. CFG_CMD_MISC | \
  61. CFG_CMD_LOADS ))
  62. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  63. #include <cmd_confdefs.h>
  64. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  65. #define SECTORSIZE 512
  66. #define ADDR_COLUMN 1
  67. #define ADDR_PAGE 2
  68. #define ADDR_COLUMN_PAGE 3
  69. #define NAND_ChipID_UNKNOWN 0x00
  70. #define NAND_MAX_FLOORS 1
  71. #define NAND_MAX_CHIPS 1
  72. #define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
  73. #define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
  74. #define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
  75. #define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
  76. #define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
  77. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
  78. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
  79. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  80. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  81. /* the following are NOP's in our implementation */
  82. #define NAND_CTL_CLRALE(nandptr)
  83. #define NAND_CTL_SETALE(nandptr)
  84. #define NAND_CTL_CLRCLE(nandptr)
  85. #define NAND_CTL_SETCLE(nandptr)
  86. #define CONFIG_NR_DRAM_BANKS 1
  87. #define PHYS_SDRAM 0x20000000
  88. #define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
  89. #define CFG_MEMTEST_START PHYS_SDRAM
  90. #define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
  91. #define CONFIG_DRIVER_ETHER
  92. #define CONFIG_NET_RETRY_COUNT 20
  93. #define CONFIG_AT91C_USE_RMII
  94. #define CONFIG_HAS_DATAFLASH 1
  95. #define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
  96. #define CFG_MAX_DATAFLASH_BANKS 2
  97. #define CFG_MAX_DATAFLASH_PAGES 16384
  98. #define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
  99. #define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
  100. #define PHYS_FLASH_1 0x10000000
  101. #define PHYS_FLASH_SIZE 0x200000 /* 2 megs main flash */
  102. #define CFG_FLASH_BASE PHYS_FLASH_1
  103. #define CFG_MAX_FLASH_BANKS 1
  104. #define CFG_MAX_FLASH_SECT 40
  105. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  106. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  107. #undef CFG_ENV_IS_IN_DATAFLASH
  108. #ifdef CFG_ENV_IS_IN_DATAFLASH
  109. #define CFG_ENV_OFFSET 0x20000
  110. #define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
  111. #define CFG_ENV_SIZE 0x2000 /* 0x8000 */
  112. #else
  113. #define CFG_ENV_IS_IN_FLASH 1
  114. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0xe000) /* 0x10000 */
  115. #define CFG_ENV_SIZE 0x2000 /* 0x8000 */
  116. #endif
  117. #define CFG_LOAD_ADDR 0x21000000 /* default load address */
  118. #define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
  119. #define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
  120. #define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
  121. #define CFG_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
  122. #define CFG_PROMPT "Uboot> " /* Monitor Command Prompt */
  123. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  124. #define CFG_MAXARGS 16 /* max number of command args */
  125. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  126. #ifndef __ASSEMBLY__
  127. /*-----------------------------------------------------------------------
  128. * Board specific extension for bd_info
  129. *
  130. * This structure is embedded in the global bd_info (bd_t) structure
  131. * and can be used by the board specific code (eg board/...)
  132. */
  133. struct bd_info_ext
  134. {
  135. /* helper variable for board environment handling
  136. *
  137. * env_crc_valid == 0 => uninitialised
  138. * env_crc_valid > 0 => environment crc in flash is valid
  139. * env_crc_valid < 0 => environment crc in flash is invalid
  140. */
  141. int env_crc_valid;
  142. };
  143. #endif
  144. #define CFG_HZ AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to
  145. AT91C_TC_TIMER_DIV1_CLOCK */
  146. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  147. #ifdef CONFIG_USE_IRQ
  148. #error CONFIG_USE_IRQ not supported
  149. #endif
  150. #endif