memsetup.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2004
  3. * DAVE Srl
  4. *
  5. * http://www.dave-tech.it
  6. * http://www.wawnet.biz
  7. * mailto:info@wawnet.biz
  8. *
  9. * memsetup-sa1110.S (blob): memory setup for various SA1110 architectures
  10. * Modified By MATTO
  11. *
  12. * Copyright (C) 2001 Erik Mouw (J.A.K.Mouw@its.tudelft.nl)
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. *
  28. */
  29. /*
  30. * Documentation:
  31. * Intel Corporation, "Intel StrongARM SA-1110 Microprocessor
  32. * Advanced Developer's manual, December 1999
  33. *
  34. * Intel has a very hard to find SDRAM configurator on their web site:
  35. * http://appzone.intel.com/hcd/sa1110/memory/index.asp
  36. *
  37. * NOTE: This code assumes that an SA1110 CPU *always* uses SDRAM. This
  38. * appears to be true, but it might be possible that somebody designs a
  39. * board with mixed EDODRAM/SDRAM memory (which is a bad idea). -- Erik
  40. *
  41. * 04-10-2001: SELETZ
  42. * - separated memory config for multiple platform support
  43. * - perform SA1110 Hardware Reset Procedure
  44. *
  45. */
  46. .equ B0_Tacs, 0x0 /* 0clk */
  47. .equ B0_Tcos, 0x0 /* 0clk */
  48. .equ B0_Tacc, 0x4 /* 6clk */
  49. .equ B0_Tcoh, 0x0 /* 0clk */
  50. .equ B0_Tah, 0x0 /* 0clk */
  51. .equ B0_Tacp, 0x0 /* 0clk */
  52. .equ B0_PMC, 0x0 /* normal(1data) */
  53. /* Bank 1 parameter */
  54. .equ B1_Tacs, 0x3 /* 4clk */
  55. .equ B1_Tcos, 0x3 /* 4clk */
  56. .equ B1_Tacc, 0x7 /* 14clkv */
  57. .equ B1_Tcoh, 0x3 /* 4clk */
  58. .equ B1_Tah, 0x3 /* 4clk */
  59. .equ B1_Tacp, 0x3 /* 6clk */
  60. .equ B1_PMC, 0x0 /* normal(1data) */
  61. /* Bank 2 parameter - LAN91C96 */
  62. .equ B2_Tacs, 0x3 /* 4clk */
  63. .equ B2_Tcos, 0x3 /* 4clk */
  64. .equ B2_Tacc, 0x7 /* 14clk */
  65. .equ B2_Tcoh, 0x3 /* 4clk */
  66. .equ B2_Tah, 0x3 /* 4clk */
  67. .equ B2_Tacp, 0x3 /* 6clk */
  68. .equ B2_PMC, 0x0 /* normal(1data) */
  69. /* Bank 3 parameter */
  70. .equ B3_Tacs, 0x3 /* 4clk */
  71. .equ B3_Tcos, 0x3 /* 4clk */
  72. .equ B3_Tacc, 0x7 /* 14clk */
  73. .equ B3_Tcoh, 0x3 /* 4clk */
  74. .equ B3_Tah, 0x3 /* 4clk */
  75. .equ B3_Tacp, 0x3 /* 6clk */
  76. .equ B3_PMC, 0x0 /* normal(1data) */
  77. /* Bank 4 parameter */
  78. .equ B4_Tacs, 0x3 /* 4clk */
  79. .equ B4_Tcos, 0x3 /* 4clk */
  80. .equ B4_Tacc, 0x7 /* 14clk */
  81. .equ B4_Tcoh, 0x3 /* 4clk */
  82. .equ B4_Tah, 0x3 /* 4clk */
  83. .equ B4_Tacp, 0x3 /* 6clk */
  84. .equ B4_PMC, 0x0 /* normal(1data) */
  85. /* Bank 5 parameter */
  86. .equ B5_Tacs, 0x3 /* 4clk */
  87. .equ B5_Tcos, 0x3 /* 4clk */
  88. .equ B5_Tacc, 0x7 /* 14clk */
  89. .equ B5_Tcoh, 0x3 /* 4clk */
  90. .equ B5_Tah, 0x3 /* 4clk */
  91. .equ B5_Tacp, 0x3 /* 6clk */
  92. .equ B5_PMC, 0x0 /* normal(1data) */
  93. /* Bank 6(if SROM) parameter */
  94. .equ B6_Tacs, 0x3 /* 4clk */
  95. .equ B6_Tcos, 0x3 /* 4clk */
  96. .equ B6_Tacc, 0x7 /* 14clk */
  97. .equ B6_Tcoh, 0x3 /* 4clk */
  98. .equ B6_Tah, 0x3 /* 4clk */
  99. .equ B6_Tacp, 0x3 /* 6clk */
  100. .equ B6_PMC, 0x0 /* normal(1data) */
  101. /* Bank 7(if SROM) parameter */
  102. .equ B7_Tacs, 0x3 /* 4clk */
  103. .equ B7_Tcos, 0x3 /* 4clk */
  104. .equ B7_Tacc, 0x7 /* 14clk */
  105. .equ B7_Tcoh, 0x3 /* 4clk */
  106. .equ B7_Tah, 0x3 /* 4clk */
  107. .equ B7_Tacp, 0x3 /* 6clk */
  108. .equ B7_PMC, 0x0 /* normal(1data) */
  109. /* Bank 6 parameter */
  110. .equ B6_MT, 0x3 /* SDRAM */
  111. .equ B6_Trcd, 0x0 /* 2clk */
  112. .equ B6_SCAN, 0x0 /* 10bit */
  113. .equ B7_MT, 0x3 /* SDRAM */
  114. .equ B7_Trcd, 0x0 /* 2clk */
  115. .equ B7_SCAN, 0x0 /* 10bit */
  116. /* REFRESH parameter */
  117. .equ REFEN, 0x1 /* Refresh enable */
  118. .equ TREFMD, 0x0 /* CBR(CAS before RAS)/Auto refresh */
  119. .equ Trp, 0x0 /* 2clk */
  120. .equ Trc, 0x3 /* 0x1=5clk 0x3=11clk*/
  121. .equ Tchr, 0x0 /* 0x2=3clk 0x0=0clks */
  122. .equ REFCNT, 879
  123. MEMORY_CONFIG:
  124. .long 0x12111900 /* Bank0 = OM[1:0] , Bank1-7 16bit, Bank2=Nowait,UB/LB*/
  125. .word ((B0_Tacs<<13)+(B0_Tcos<<11)+(B0_Tacc<<8)+(B0_Tcoh<<6)+(B0_Tah<<4)+(B0_Tacp<<2)+(B0_PMC)) /*GCS0*/
  126. .word ((B1_Tacs<<13)+(B1_Tcos<<11)+(B1_Tacc<<8)+(B1_Tcoh<<6)+(B1_Tah<<4)+(B1_Tacp<<2)+(B1_PMC)) /*GCS1*/
  127. .word ((B2_Tacs<<13)+(B2_Tcos<<11)+(B2_Tacc<<8)+(B2_Tcoh<<6)+(B2_Tah<<4)+(B2_Tacp<<2)+(B2_PMC)) /*GCS2*/
  128. .word ((B3_Tacs<<13)+(B3_Tcos<<11)+(B3_Tacc<<8)+(B3_Tcoh<<6)+(B3_Tah<<4)+(B3_Tacp<<2)+(B3_PMC)) /*GCS3*/
  129. .word ((B4_Tacs<<13)+(B4_Tcos<<11)+(B4_Tacc<<8)+(B4_Tcoh<<6)+(B4_Tah<<4)+(B4_Tacp<<2)+(B4_PMC)) /*GCS4*/
  130. .word ((B5_Tacs<<13)+(B5_Tcos<<11)+(B5_Tacc<<8)+(B5_Tcoh<<6)+(B5_Tah<<4)+(B5_Tacp<<2)+(B5_PMC)) /*GCS5*/
  131. .word ((B6_MT<<15)+(B6_Trcd<<2)+(B6_SCAN)) /*GCS6*/
  132. .word ((B7_MT<<15)+(B7_Trcd<<2)+(B7_SCAN)) /*GCS7*/
  133. .word ((REFEN<<23)+(TREFMD<<22)+(Trp<<20)+(Trc<<18)+(Tchr<<16)+REFCNT) /*REFRESH RFEN=1, TREFMD=0, trp=3clk, trc=5clk, tchr=3clk,count=1019*/
  134. .word 0x17 /*SCLK power down mode, BANKSIZE 16M/16M*/
  135. .word 0x20 /*MRSR6 CL=2clk*/
  136. .word 0x20 /*MRSR7*/
  137. .globl memsetup
  138. memsetup:
  139. /*
  140. the next instruction fail due memory relocation...
  141. we'll find the right MEMORY_CONFIG address with the next 3 lines...
  142. */
  143. /*ldr r0, =MEMORY_CONFIG*/
  144. mov r0, pc
  145. ldr r1, =(0x38+4)
  146. sub r0, r0, r1
  147. ldmia r0, {r1-r13}
  148. ldr r0, =0x01c80000
  149. stmia r0, {r1-r13}
  150. mov pc, lr