a4m072.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2010
  6. * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  34. #define CONFIG_A4M072 1 /* ... on A4M072 board */
  35. #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
  36. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  37. #define CONFIG_MISC_INIT_R
  38. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  39. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  45. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /* define to enable silent console */
  47. #define CONFIG_SILENT_CONSOLE
  48. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  49. /*
  50. * PCI Mapping:
  51. * 0x40000000 - 0x4fffffff - PCI Memory
  52. * 0x50000000 - 0x50ffffff - PCI IO Space
  53. */
  54. #define CONFIG_PCI
  55. #if defined(CONFIG_PCI)
  56. #define CONFIG_PCI_PNP 1
  57. #define CONFIG_PCI_SCAN_SHOW 1
  58. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  59. #define CONFIG_PCI_MEM_BUS 0x40000000
  60. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  61. #define CONFIG_PCI_MEM_SIZE 0x10000000
  62. #define CONFIG_PCI_IO_BUS 0x50000000
  63. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  64. #define CONFIG_PCI_IO_SIZE 0x01000000
  65. #endif
  66. #define CONFIG_SYS_XLB_PIPELINING 1
  67. #undef CONFIG_NET_MULTI
  68. #undef CONFIG_EEPRO100
  69. /* Partitions */
  70. #define CONFIG_MAC_PARTITION
  71. #define CONFIG_DOS_PARTITION
  72. /* USB */
  73. #define CONFIG_USB_OHCI_NEW
  74. #define CONFIG_USB_STORAGE
  75. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  76. #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  77. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  78. #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
  79. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
  80. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  81. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  82. /*
  83. * BOOTP options
  84. */
  85. #define CONFIG_BOOTP_BOOTFILESIZE
  86. #define CONFIG_BOOTP_BOOTPATH
  87. #define CONFIG_BOOTP_GATEWAY
  88. #define CONFIG_BOOTP_HOSTNAME
  89. /*
  90. * Command line configuration.
  91. */
  92. #include <config_cmd_default.h>
  93. #define CONFIG_CMD_EEPROM
  94. #define CONFIG_CMD_FAT
  95. #define CONFIG_CMD_I2C
  96. #define CONFIG_CMD_IDE
  97. #define CONFIG_CMD_NFS
  98. #define CONFIG_CMD_SNTP
  99. #define CONFIG_CMD_USB
  100. #define CONFIG_CMD_MII
  101. #define CONFIG_CMD_DHCP
  102. #define CONFIG_CMD_PING
  103. #define CONFIG_CMD_DISPLAY
  104. #if defined(CONFIG_PCI)
  105. #define CONFIG_CMD_PCI
  106. #endif
  107. #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
  108. #define CONFIG_SYS_LOWBOOT 1
  109. #define CONFIG_SYS_LOWBOOT32 1
  110. #endif
  111. /*
  112. * Autobooting
  113. */
  114. #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
  115. #define CONFIG_SYS_AUTOLOAD "n"
  116. #define CONFIG_AUTOBOOT_KEYED
  117. #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
  118. #define CONFIG_AUTOBOOT_DELAY_STR "asdfg"
  119. #undef CONFIG_BOOTARGS
  120. #define CONFIG_PREBOOT "run try_update"
  121. #define CONFIG_EXTRA_ENV_SETTINGS \
  122. "bk=run add_mtd ; run add_consolespec ; bootm 200000\0" \
  123. "cf1=diskboot 200000 0:1\0" \
  124. "bootcmd_cf1=run bcf1\0" \
  125. "bcf=setenv bootargs root=/dev/hda3\0" \
  126. "bootcmd_nfs=run bnfs\0" \
  127. "norargs=setenv bootargs root=/dev/mtdblock3 rootfstype=cramfs "\
  128. "panic=1\0" \
  129. "bootcmd_nor=cp.b ${kernel_addr} 200000 100000;" \
  130. "run norargs addip; run bk\0" \
  131. "bnfs=nfs 200000 ${rootpath}/boot/uImage;" \
  132. "run nfsargs addip ; run bk\0" \
  133. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  134. "nfsroot=${serverip}:${rootpath}\0" \
  135. "try_update=usb start;sleep 2;usb start;sleep 1;" \
  136. "fatload usb 0 2F0000 PCPUUPDT 2FF;usb stop;" \
  137. "source 2F0000\0" \
  138. "env_addr=FE060000\0" \
  139. "kernel_addr=FE100000\0" \
  140. "rootfs_addr=FE200000\0" \
  141. "add_mtd=setenv bootargs ${bootargs} mtdparts=" \
  142. "phys_mapped_flash:384k(u),640k(e),1m(k),30m(r)\0" \
  143. "bcf1=run cf1; run bcf; run addip; run bk\0" \
  144. "add_consolespec=setenv bootargs ${bootargs} " \
  145. "console=/dev/null quiet\0" \
  146. "addip=if test -n ${ethaddr};" \
  147. "then if test -n ${ipaddr};" \
  148. "then setenv bootargs ${bootargs} " \
  149. "ip=${ipaddr}:${serverip}:${gatewayip}:"\
  150. "${netmask}:${hostname}:${netdev}:off;" \
  151. "fi;" \
  152. "else;" \
  153. "setenv bootargs ${bootargs} no_ethaddr;" \
  154. "fi\0" \
  155. "hostname=CPUP0\0" \
  156. "ethaddr=00:00:00:00:00:00\0" \
  157. "netdev=eth0\0" \
  158. "bootcmd=run bootcmd_nor\0" \
  159. ""
  160. /*
  161. * IPB Bus clocking configuration.
  162. */
  163. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  164. /*
  165. * I2C configuration
  166. */
  167. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  168. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  169. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  170. #define CONFIG_SYS_I2C_SLAVE 0x7F
  171. /*
  172. * EEPROM configuration
  173. */
  174. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010010x */
  175. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  176. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
  177. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  178. #define CONFIG_SYS_EEPROM_WREN 1
  179. #define CONFIG_SYS_EEPROM_WP GPIO_PSC2_4
  180. /*
  181. * Flash configuration
  182. */
  183. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  184. #define CONFIG_SYS_FLASH_SIZE 0x02000000
  185. #if !defined(CONFIG_SYS_LOWBOOT)
  186. #error "CONFIG_SYS_LOWBOOT not defined?"
  187. #else /* CONFIG_SYS_LOWBOOT */
  188. #if defined(CONFIG_SYS_LOWBOOT32)
  189. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  190. #endif
  191. #endif /* CONFIG_SYS_LOWBOOT */
  192. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  193. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  194. #define CONFIG_FLASH_CFI_DRIVER
  195. #define CONFIG_SYS_FLASH_CFI
  196. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  197. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS0_START}
  198. #define CONFIG_SYS_FLASH_BANKS_SIZES {CONFIG_SYS_CS0_SIZE}
  199. /*
  200. * Environment settings
  201. */
  202. #define CONFIG_ENV_IS_IN_FLASH 1
  203. #define CONFIG_ENV_SIZE 0x10000
  204. #define CONFIG_ENV_SECT_SIZE 0x20000
  205. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  206. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  207. #define CONFIG_ENV_OVERWRITE 1
  208. /*
  209. * Memory map
  210. */
  211. #define CONFIG_SYS_MBAR 0xF0000000
  212. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  213. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  214. /* Use SRAM until RAM will be available */
  215. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  216. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  217. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  218. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  219. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  220. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  221. # define CONFIG_SYS_RAMBOOT 1
  222. #endif
  223. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  224. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  225. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  226. /*
  227. * Ethernet configuration
  228. */
  229. #define CONFIG_MPC5xxx_FEC 1
  230. #define CONFIG_MPC5xxx_FEC_MII100
  231. /*
  232. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  233. */
  234. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  235. #define CONFIG_PHY_ADDR 0x1f
  236. #define CONFIG_PHY_TYPE 0x79c874 /* AMD Phy Controller */
  237. /*
  238. * GPIO configuration
  239. */
  240. #define CONFIG_SYS_GPS_PORT_CONFIG 0x18000004
  241. /*
  242. * Miscellaneous configurable options
  243. */
  244. #define CONFIG_SYS_HUSH_PARSER
  245. #define CONFIG_CMDLINE_EDITING 1
  246. #ifdef CONFIG_SYS_HUSH_PARSER
  247. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  248. #endif
  249. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  250. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  251. #if defined(CONFIG_CMD_KGDB)
  252. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  253. #else
  254. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  255. #endif
  256. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  257. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  258. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  259. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  260. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  261. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  262. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  263. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  264. #if defined(CONFIG_CMD_KGDB)
  265. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  266. #endif
  267. /*
  268. * Various low-level settings
  269. */
  270. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  271. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  272. /* Flash at CSBoot, CS0 */
  273. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  274. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  275. #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
  276. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  277. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  278. /* External SRAM at CS1 */
  279. #define CONFIG_SYS_CS1_START 0x62000000
  280. #define CONFIG_SYS_CS1_SIZE 0x00400000
  281. #define CONFIG_SYS_CS1_CFG 0x00009930
  282. #define CONFIG_SYS_SRAM_BASE CONFIG_SYS_CS1_START
  283. #define CONFIG_SYS_SRAM_SIZE CONFIG_SYS_CS1_SIZE
  284. /* LED display at CS7 */
  285. #define CONFIG_SYS_CS7_START 0x6a000000
  286. #define CONFIG_SYS_CS7_SIZE (64*1024)
  287. #define CONFIG_SYS_CS7_CFG 0x0000bf30
  288. #define CONFIG_SYS_CS_BURST 0x00000000
  289. #define CONFIG_SYS_CS_DEADCYCLE 0x33333003
  290. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  291. /*-----------------------------------------------------------------------
  292. * USB stuff
  293. *-----------------------------------------------------------------------
  294. */
  295. #define CONFIG_USB_CLOCK 0x0001BBBB
  296. #define CONFIG_USB_CONFIG 0x00001000 /* 0x4000 for SE mode */
  297. /*-----------------------------------------------------------------------
  298. * IDE/ATA stuff Supports IDE harddisk
  299. *-----------------------------------------------------------------------
  300. */
  301. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  302. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  303. #undef CONFIG_IDE_LED /* LED for ide not supported */
  304. #define CONFIG_IDE_PREINIT
  305. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  306. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
  307. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  308. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  309. /* Offset for data I/O */
  310. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  311. /* Offset for normal register accesses */
  312. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  313. /* Offset for alternate registers */
  314. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  315. /* Interval between registers */
  316. #define CONFIG_SYS_ATA_STRIDE 4
  317. #define CONFIG_ATAPI 1
  318. /*-----------------------------------------------------------------------
  319. * Open firmware flat tree support
  320. *-----------------------------------------------------------------------
  321. */
  322. #define CONFIG_OF_LIBFDT 1
  323. #define CONFIG_OF_BOARD_SETUP 1
  324. #define OF_CPU "PowerPC,5200@0"
  325. #define OF_SOC "soc5200@f0000000"
  326. #define OF_TBCLK (bd->bi_busfreq / 4)
  327. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  328. /* Support for the 7-segment display */
  329. #define CONFIG_SYS_DISP_CHR_RAM CONFIG_SYS_CS7_START
  330. #define CONFIG_SHOW_ACTIVITY /* used for display realization */
  331. #define CONFIG_SHOW_BOOT_PROGRESS
  332. #endif /* __CONFIG_H */