canyonlands.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <ppc440.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <i2c.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <asm/mmu.h>
  28. #include <asm/4xx_pcie.h>
  29. #include <asm/gpio.h>
  30. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #define CONFIG_SYS_BCSR3_PCIE 0x10
  33. #define BOARD_CANYONLANDS_PCIE 1
  34. #define BOARD_CANYONLANDS_SATA 2
  35. #define BOARD_GLACIER 3
  36. #define BOARD_ARCHES 4
  37. #if defined(CONFIG_ARCHES)
  38. /*
  39. * FPGA read/write helper macros
  40. */
  41. static inline int board_fpga_read(int offset)
  42. {
  43. int data;
  44. data = in_8((void *)(CONFIG_SYS_FPGA_BASE + offset));
  45. return data;
  46. }
  47. static inline void board_fpga_write(int offset, int data)
  48. {
  49. out_8((void *)(CONFIG_SYS_FPGA_BASE + offset), data);
  50. }
  51. /*
  52. * CPLD read/write helper macros
  53. */
  54. static inline int board_cpld_read(int offset)
  55. {
  56. int data;
  57. out_8((void *)(CONFIG_SYS_CPLD_ADDR), offset);
  58. data = in_8((void *)(CONFIG_SYS_CPLD_DATA));
  59. return data;
  60. }
  61. static inline void board_cpld_write(int offset, int data)
  62. {
  63. out_8((void *)(CONFIG_SYS_CPLD_ADDR), offset);
  64. out_8((void *)(CONFIG_SYS_CPLD_DATA), data);
  65. }
  66. #endif /* defined(CONFIG_ARCHES) */
  67. int board_early_init_f(void)
  68. {
  69. #if !defined(CONFIG_ARCHES)
  70. u32 sdr0_cust0;
  71. u32 pvr = get_pvr();
  72. #endif
  73. /*
  74. * Setup the interrupt controller polarities, triggers, etc.
  75. */
  76. mtdcr(uic0sr, 0xffffffff); /* clear all */
  77. mtdcr(uic0er, 0x00000000); /* disable all */
  78. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  79. mtdcr(uic0pr, 0xffffffff); /* per ref-board manual */
  80. mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
  81. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  82. mtdcr(uic0sr, 0xffffffff); /* clear all */
  83. mtdcr(uic1sr, 0xffffffff); /* clear all */
  84. mtdcr(uic1er, 0x00000000); /* disable all */
  85. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  86. mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
  87. mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
  88. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  89. mtdcr(uic1sr, 0xffffffff); /* clear all */
  90. mtdcr(uic2sr, 0xffffffff); /* clear all */
  91. mtdcr(uic2er, 0x00000000); /* disable all */
  92. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  93. mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
  94. mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
  95. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  96. mtdcr(uic2sr, 0xffffffff); /* clear all */
  97. mtdcr(uic3sr, 0xffffffff); /* clear all */
  98. mtdcr(uic3er, 0x00000000); /* disable all */
  99. mtdcr(uic3cr, 0x00000000); /* all non-critical */
  100. mtdcr(uic3pr, 0xffffffff); /* per ref-board manual */
  101. mtdcr(uic3tr, 0x00000000); /* per ref-board manual */
  102. mtdcr(uic3vr, 0x00000000); /* int31 highest, base=0x000 */
  103. mtdcr(uic3sr, 0xffffffff); /* clear all */
  104. #if !defined(CONFIG_ARCHES)
  105. /* SDR Setting - enable NDFC */
  106. mfsdr(SDR0_CUST0, sdr0_cust0);
  107. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  108. SDR0_CUST0_NDFC_ENABLE |
  109. SDR0_CUST0_NDFC_BW_8_BIT |
  110. SDR0_CUST0_NDFC_ARE_MASK |
  111. SDR0_CUST0_NDFC_BAC_ENCODE(3) |
  112. (0x80000000 >> (28 + CONFIG_SYS_NAND_CS));
  113. mtsdr(SDR0_CUST0, sdr0_cust0);
  114. #endif
  115. /*
  116. * Configure PFC (Pin Function Control) registers
  117. * UART0: 4 pins
  118. */
  119. mtsdr(SDR0_PFC1, 0x00040000);
  120. /* Enable PCI host functionality in SDR0_PCI0 */
  121. mtsdr(SDR0_PCI0, 0xe0000000);
  122. #if !defined(CONFIG_ARCHES)
  123. /* Enable ethernet and take out of reset */
  124. out_8((void *)CONFIG_SYS_BCSR_BASE + 6, 0);
  125. /* Remove NOR-FLASH, NAND-FLASH & EEPROM hardware write protection */
  126. out_8((void *)CONFIG_SYS_BCSR_BASE + 5, 0);
  127. /* Enable USB host & USB-OTG */
  128. out_8((void *)CONFIG_SYS_BCSR_BASE + 7, 0);
  129. mtsdr(SDR0_SRST1, 0); /* Pull AHB out of reset default=1 */
  130. /* Setup PLB4-AHB bridge based on the system address map */
  131. mtdcr(AHB_TOP, 0x8000004B);
  132. mtdcr(AHB_BOT, 0x8000004B);
  133. if ((pvr == PVR_460EX_RA) || (pvr == PVR_460EX_SE_RA)) {
  134. /*
  135. * Configure USB-STP pins as alternate and not GPIO
  136. * It seems to be neccessary to configure the STP pins as GPIO
  137. * input at powerup (perhaps while USB reset is asserted). So
  138. * we configure those pins to their "real" function now.
  139. */
  140. gpio_config(16, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  141. gpio_config(19, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  142. }
  143. #endif
  144. return 0;
  145. }
  146. #if !defined(CONFIG_ARCHES)
  147. static void canyonlands_sata_init(int board_type)
  148. {
  149. u32 reg;
  150. if (board_type == BOARD_CANYONLANDS_SATA) {
  151. /* Put SATA in reset */
  152. SDR_WRITE(SDR0_SRST1, 0x00020001);
  153. /* Set the phy for SATA, not PCI-E port 0 */
  154. reg = SDR_READ(PESDR0_PHY_CTL_RST);
  155. SDR_WRITE(PESDR0_PHY_CTL_RST, (reg & 0xeffffffc) | 0x00000001);
  156. reg = SDR_READ(PESDR0_L0CLK);
  157. SDR_WRITE(PESDR0_L0CLK, (reg & 0xfffffff8) | 0x00000007);
  158. SDR_WRITE(PESDR0_L0CDRCTL, 0x00003111);
  159. SDR_WRITE(PESDR0_L0DRV, 0x00000104);
  160. /* Bring SATA out of reset */
  161. SDR_WRITE(SDR0_SRST1, 0x00000000);
  162. }
  163. }
  164. #endif /* !defined(CONFIG_ARCHES) */
  165. int get_cpu_num(void)
  166. {
  167. int cpu = NA_OR_UNKNOWN_CPU;
  168. #if defined(CONFIG_ARCHES)
  169. int cpu_num;
  170. cpu_num = board_fpga_read(0x3);
  171. /* sanity check; assume cpu numbering starts and increments from 0 */
  172. if ((cpu_num >= 0) && (cpu_num < CONFIG_BD_NUM_CPUS))
  173. cpu = cpu_num;
  174. #endif
  175. return cpu;
  176. }
  177. #if !defined(CONFIG_ARCHES)
  178. int checkboard(void)
  179. {
  180. char *s = getenv("serial#");
  181. u32 pvr = get_pvr();
  182. if ((pvr == PVR_460GT_RA) || (pvr == PVR_460GT_SE_RA)) {
  183. printf("Board: Glacier - AMCC PPC460GT Evaluation Board");
  184. gd->board_type = BOARD_GLACIER;
  185. } else {
  186. printf("Board: Canyonlands - AMCC PPC460EX Evaluation Board");
  187. if (in_8((void *)(CONFIG_SYS_BCSR_BASE + 3)) & CONFIG_SYS_BCSR3_PCIE)
  188. gd->board_type = BOARD_CANYONLANDS_PCIE;
  189. else
  190. gd->board_type = BOARD_CANYONLANDS_SATA;
  191. }
  192. switch (gd->board_type) {
  193. case BOARD_CANYONLANDS_PCIE:
  194. case BOARD_GLACIER:
  195. puts(", 2*PCIe");
  196. break;
  197. case BOARD_CANYONLANDS_SATA:
  198. puts(", 1*PCIe/1*SATA");
  199. break;
  200. }
  201. printf(", Rev. %X", in_8((void *)(CONFIG_SYS_BCSR_BASE + 0)));
  202. if (s != NULL) {
  203. puts(", serial# ");
  204. puts(s);
  205. }
  206. putc('\n');
  207. canyonlands_sata_init(gd->board_type);
  208. return (0);
  209. }
  210. #else /* defined(CONFIG_ARCHES) */
  211. int checkboard(void)
  212. {
  213. char *s = getenv("serial#");
  214. printf("Board: Arches - AMCC DUAL PPC460GT Reference Design\n");
  215. printf(" Revision %02x.%02x ",
  216. board_fpga_read(0x0), board_fpga_read(0x1));
  217. gd->board_type = BOARD_ARCHES;
  218. /* Only CPU0 has access to CPLD registers */
  219. if (get_cpu_num() == 0) {
  220. u8 cfg_sw = board_cpld_read(0x1);
  221. printf("(FPGA=%02x, CPLD=%02x)\n",
  222. board_fpga_read(0x2), board_cpld_read(0x0));
  223. printf(" Configuration Switch %d%d%d%d\n",
  224. ((cfg_sw >> 3) & 0x01),
  225. ((cfg_sw >> 2) & 0x01),
  226. ((cfg_sw >> 1) & 0x01),
  227. ((cfg_sw >> 0) & 0x01));
  228. } else
  229. printf("(FPGA=%02x, CPLD=xx)\n", board_fpga_read(0x2));
  230. if (s != NULL)
  231. printf(" Serial# %s\n", s);
  232. return 0;
  233. }
  234. #endif /* !defined(CONFIG_ARCHES) */
  235. /*
  236. * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with
  237. * board specific values.
  238. */
  239. u32 ddr_wrdtr(u32 default_val) {
  240. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_180_DEG_ADV | 0x823);
  241. }
  242. u32 ddr_clktr(u32 default_val) {
  243. return (SDRAM_CLKTR_CLKP_90_DEG_ADV);
  244. }
  245. #if defined(CONFIG_NAND_U_BOOT)
  246. /*
  247. * NAND booting U-Boot version uses a fixed initialization, since the whole
  248. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  249. * code.
  250. */
  251. phys_size_t initdram(int board_type)
  252. {
  253. return CONFIG_SYS_MBYTES_SDRAM << 20;
  254. }
  255. #endif
  256. /*
  257. * pci_target_init
  258. *
  259. * The bootstrap configuration provides default settings for the pci
  260. * inbound map (PIM). But the bootstrap config choices are limited and
  261. * may not be sufficient for a given board.
  262. */
  263. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
  264. void pci_target_init(struct pci_controller * hose )
  265. {
  266. /*
  267. * Disable everything
  268. */
  269. out_le32((void *)PCIX0_PIM0SA, 0); /* disable */
  270. out_le32((void *)PCIX0_PIM1SA, 0); /* disable */
  271. out_le32((void *)PCIX0_PIM2SA, 0); /* disable */
  272. out_le32((void *)PCIX0_EROMBA, 0); /* disable expansion rom */
  273. /*
  274. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
  275. * strapping options to not support sizes such as 128/256 MB.
  276. */
  277. out_le32((void *)PCIX0_PIM0LAL, CONFIG_SYS_SDRAM_BASE);
  278. out_le32((void *)PCIX0_PIM0LAH, 0);
  279. out_le32((void *)PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
  280. out_le32((void *)PCIX0_BAR0, 0);
  281. /*
  282. * Program the board's subsystem id/vendor id
  283. */
  284. out_le16((void *)PCIX0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID);
  285. out_le16((void *)PCIX0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID);
  286. out_le16((void *)PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
  287. }
  288. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
  289. #if defined(CONFIG_PCI)
  290. /*
  291. * is_pci_host
  292. *
  293. * This routine is called to determine if a pci scan should be
  294. * performed. With various hardware environments (especially cPCI and
  295. * PPMC) it's insufficient to depend on the state of the arbiter enable
  296. * bit in the strap register, or generic host/adapter assumptions.
  297. *
  298. * Rather than hard-code a bad assumption in the general 440 code, the
  299. * 440 pci code requires the board to decide at runtime.
  300. *
  301. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  302. */
  303. int is_pci_host(struct pci_controller *hose)
  304. {
  305. /* Board is always configured as host. */
  306. return (1);
  307. }
  308. static struct pci_controller pcie_hose[2] = {{0},{0}};
  309. void pcie_setup_hoses(int busno)
  310. {
  311. struct pci_controller *hose;
  312. int i, bus;
  313. int ret = 0;
  314. char *env;
  315. unsigned int delay;
  316. int start;
  317. /*
  318. * assume we're called after the PCIX hose is initialized, which takes
  319. * bus ID 0 and therefore start numbering PCIe's from 1.
  320. */
  321. bus = busno;
  322. /*
  323. * Canyonlands with SATA enabled has only one PCIe slot
  324. * (2nd one).
  325. */
  326. if (gd->board_type == BOARD_CANYONLANDS_SATA)
  327. start = 1;
  328. else
  329. start = 0;
  330. for (i = start; i <= 1; i++) {
  331. if (is_end_point(i))
  332. ret = ppc4xx_init_pcie_endport(i);
  333. else
  334. ret = ppc4xx_init_pcie_rootport(i);
  335. if (ret) {
  336. printf("PCIE%d: initialization as %s failed\n", i,
  337. is_end_point(i) ? "endpoint" : "root-complex");
  338. continue;
  339. }
  340. hose = &pcie_hose[i];
  341. hose->first_busno = bus;
  342. hose->last_busno = bus;
  343. hose->current_busno = bus;
  344. /* setup mem resource */
  345. pci_set_region(hose->regions + 0,
  346. CONFIG_SYS_PCIE_MEMBASE + i * CONFIG_SYS_PCIE_MEMSIZE,
  347. CONFIG_SYS_PCIE_MEMBASE + i * CONFIG_SYS_PCIE_MEMSIZE,
  348. CONFIG_SYS_PCIE_MEMSIZE,
  349. PCI_REGION_MEM);
  350. hose->region_count = 1;
  351. pci_register_hose(hose);
  352. if (is_end_point(i)) {
  353. ppc4xx_setup_pcie_endpoint(hose, i);
  354. /*
  355. * Reson for no scanning is endpoint can not generate
  356. * upstream configuration accesses.
  357. */
  358. } else {
  359. ppc4xx_setup_pcie_rootpoint(hose, i);
  360. env = getenv ("pciscandelay");
  361. if (env != NULL) {
  362. delay = simple_strtoul(env, NULL, 10);
  363. if (delay > 5)
  364. printf("Warning, expect noticable delay before "
  365. "PCIe scan due to 'pciscandelay' value!\n");
  366. mdelay(delay * 1000);
  367. }
  368. /*
  369. * Config access can only go down stream
  370. */
  371. hose->last_busno = pci_hose_scan(hose);
  372. bus = hose->last_busno + 1;
  373. }
  374. }
  375. }
  376. #endif /* CONFIG_PCI */
  377. int board_early_init_r (void)
  378. {
  379. /*
  380. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  381. * boot EBC mapping only supports a maximum of 16MBytes
  382. * (4.ff00.0000 - 4.ffff.ffff).
  383. * To solve this problem, the FLASH has to get remapped to another
  384. * EBC address which accepts bigger regions:
  385. *
  386. * 0xfc00.0000 -> 4.cc00.0000
  387. */
  388. /* Remap the NOR FLASH to 0xcc00.0000 ... 0xcfff.ffff */
  389. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  390. mtebc(pb3cr, CONFIG_SYS_FLASH_BASE_PHYS_L | 0xda000);
  391. #else
  392. mtebc(pb0cr, CONFIG_SYS_FLASH_BASE_PHYS_L | 0xda000);
  393. #endif
  394. /* Remove TLB entry of boot EBC mapping */
  395. remove_tlb(CONFIG_SYS_BOOT_BASE_ADDR, 16 << 20);
  396. /* Add TLB entry for 0xfc00.0000 -> 0x4.cc00.0000 */
  397. program_tlb(CONFIG_SYS_FLASH_BASE_PHYS, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_SIZE,
  398. TLB_WORD2_I_ENABLE);
  399. /*
  400. * Now accessing of the whole 64Mbytes of NOR FLASH at virtual address
  401. * 0xfc00.0000 is possible
  402. */
  403. /*
  404. * Clear potential errors resulting from auto-calibration.
  405. * If not done, then we could get an interrupt later on when
  406. * exceptions are enabled.
  407. */
  408. set_mcsr(get_mcsr());
  409. return 0;
  410. }
  411. #if !defined(CONFIG_ARCHES)
  412. int misc_init_r(void)
  413. {
  414. u32 sdr0_srst1 = 0;
  415. u32 eth_cfg;
  416. u32 pvr = get_pvr();
  417. u8 val;
  418. /*
  419. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  420. * This is board specific, so let's do it here.
  421. */
  422. mfsdr(SDR0_ETH_CFG, eth_cfg);
  423. /* disable SGMII mode */
  424. eth_cfg &= ~(SDR0_ETH_CFG_SGMII2_ENABLE |
  425. SDR0_ETH_CFG_SGMII1_ENABLE |
  426. SDR0_ETH_CFG_SGMII0_ENABLE);
  427. /* Set the for 2 RGMII mode */
  428. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  429. eth_cfg &= ~SDR0_ETH_CFG_GMC0_BRIDGE_SEL;
  430. if ((pvr == PVR_460EX_RA) || (pvr == PVR_460EX_SE_RA))
  431. eth_cfg |= SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  432. else
  433. eth_cfg &= ~SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  434. mtsdr(SDR0_ETH_CFG, eth_cfg);
  435. /*
  436. * The AHB Bridge core is held in reset after power-on or reset
  437. * so enable it now
  438. */
  439. mfsdr(SDR0_SRST1, sdr0_srst1);
  440. sdr0_srst1 &= ~SDR0_SRST1_AHB;
  441. mtsdr(SDR0_SRST1, sdr0_srst1);
  442. /*
  443. * RTC/M41T62:
  444. * Disable square wave output: Batterie will be drained
  445. * quickly, when this output is not disabled
  446. */
  447. val = i2c_reg_read(CONFIG_SYS_I2C_RTC_ADDR, 0xa);
  448. val &= ~0x40;
  449. i2c_reg_write(CONFIG_SYS_I2C_RTC_ADDR, 0xa, val);
  450. return 0;
  451. }
  452. #else /* defined(CONFIG_ARCHES) */
  453. int misc_init_r(void)
  454. {
  455. u32 eth_cfg = 0;
  456. u32 eth_pll;
  457. u32 reg;
  458. /*
  459. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  460. * This is board specific, so let's do it here.
  461. */
  462. /* enable SGMII mode */
  463. eth_cfg |= (SDR0_ETH_CFG_SGMII0_ENABLE |
  464. SDR0_ETH_CFG_SGMII1_ENABLE |
  465. SDR0_ETH_CFG_SGMII2_ENABLE);
  466. /* Set EMAC for MDIO */
  467. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  468. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  469. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  470. mtsdr(SDR0_ETH_CFG, eth_cfg);
  471. /* reset all SGMII interfaces */
  472. mfsdr(SDR0_SRST1, reg);
  473. reg |= (SDR0_SRST1_SGMII0 | SDR0_SRST1_SGMII1 | SDR0_SRST1_SGMII2);
  474. mtsdr(SDR0_SRST1, reg);
  475. mtsdr(SDR0_ETH_STS, 0xFFFFFFFF);
  476. mtsdr(SDR0_SRST1, 0x00000000);
  477. do {
  478. mfsdr(SDR0_ETH_PLL, eth_pll);
  479. } while (!(eth_pll & SDR0_ETH_PLL_PLLLOCK));
  480. return 0;
  481. }
  482. #endif /* !defined(CONFIG_ARCHES) */
  483. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  484. void ft_board_setup(void *blob, bd_t *bd)
  485. {
  486. u32 val[4];
  487. int rc;
  488. ft_cpu_setup(blob, bd);
  489. /* Fixup NOR mapping */
  490. val[0] = 0; /* chip select number */
  491. val[1] = 0; /* always 0 */
  492. val[2] = CONFIG_SYS_FLASH_BASE_PHYS_L; /* we fixed up this address */
  493. val[3] = gd->bd->bi_flashsize;
  494. rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
  495. val, sizeof(val), 1);
  496. if (rc) {
  497. printf("Unable to update property NOR mapping, err=%s\n",
  498. fdt_strerror(rc));
  499. }
  500. if (gd->board_type == BOARD_CANYONLANDS_SATA) {
  501. /*
  502. * When SATA is selected we need to disable the first PCIe
  503. * node in the device tree, so that Linux doesn't initialize
  504. * it.
  505. */
  506. fdt_find_and_setprop(blob, "/plb/pciex@d00000000", "status",
  507. "disabled", sizeof("disabled"), 1);
  508. }
  509. if (gd->board_type == BOARD_CANYONLANDS_PCIE) {
  510. /*
  511. * When PCIe is selected we need to disable the SATA
  512. * node in the device tree, so that Linux doesn't initialize
  513. * it.
  514. */
  515. fdt_find_and_setprop(blob, "/plb/sata@bffd1000", "status",
  516. "disabled", sizeof("disabled"), 1);
  517. }
  518. }
  519. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */