MPC8313ERDB.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8313epb board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * High Level Configuration Options
  29. */
  30. #define CONFIG_E300 1
  31. #define CONFIG_MPC83xx 1
  32. #define CONFIG_MPC831x 1
  33. #define CONFIG_MPC8313 1
  34. #define CONFIG_MPC8313ERDB 1
  35. #ifdef CONFIG_NAND
  36. #define CONFIG_SPL
  37. #define CONFIG_SPL_INIT_MINIMAL
  38. #define CONFIG_SPL_SERIAL_SUPPORT
  39. #define CONFIG_SPL_NAND_SUPPORT
  40. #define CONFIG_SPL_NAND_MINIMAL
  41. #define CONFIG_SPL_FLUSH_IMAGE
  42. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  43. #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
  44. #ifdef CONFIG_SPL_BUILD
  45. #define CONFIG_NS16550_MIN_FUNCTIONS
  46. #endif
  47. #define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
  48. #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
  49. #define CONFIG_SPL_MAX_SIZE (4 * 1024)
  50. #define CONFIG_SPL_PAD_TO 0xfff04000
  51. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  52. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  53. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  54. #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
  55. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  56. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
  57. #ifdef CONFIG_SPL_BUILD
  58. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
  59. #endif
  60. #endif /* CONFIG_NAND */
  61. #ifndef CONFIG_SYS_TEXT_BASE
  62. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  63. #endif
  64. #ifndef CONFIG_SYS_MONITOR_BASE
  65. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  66. #endif
  67. #define CONFIG_PCI
  68. #define CONFIG_FSL_ELBC 1
  69. #define CONFIG_MISC_INIT_R
  70. /*
  71. * On-board devices
  72. *
  73. * TSEC1 is VSC switch
  74. * TSEC2 is SoC TSEC
  75. */
  76. #define CONFIG_VSC7385_ENET
  77. #define CONFIG_TSEC2
  78. #ifdef CONFIG_SYS_66MHZ
  79. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  80. #elif defined(CONFIG_SYS_33MHZ)
  81. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  82. #else
  83. #error Unknown oscillator frequency.
  84. #endif
  85. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  86. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
  87. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */
  88. #define CONFIG_SYS_IMMR 0xE0000000
  89. #if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
  90. #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
  91. #endif
  92. #define CONFIG_SYS_MEMTEST_START 0x00001000
  93. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  94. /* Early revs of this board will lock up hard when attempting
  95. * to access the PMC registers, unless a JTAG debugger is
  96. * connected, or some resistor modifications are made.
  97. */
  98. #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
  99. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  100. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  101. /*
  102. * Device configurations
  103. */
  104. /* Vitesse 7385 */
  105. #ifdef CONFIG_VSC7385_ENET
  106. #define CONFIG_TSEC1
  107. /* The flash address and size of the VSC7385 firmware image */
  108. #define CONFIG_VSC7385_IMAGE 0xFE7FE000
  109. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  110. #endif
  111. /*
  112. * DDR Setup
  113. */
  114. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  115. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  116. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  117. /*
  118. * Manually set up DDR parameters, as this board does not
  119. * seem to have the SPD connected to I2C.
  120. */
  121. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  122. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  123. | CSCONFIG_ODT_RD_NEVER \
  124. | CSCONFIG_ODT_WR_ONLY_CURRENT \
  125. | CSCONFIG_ROW_BIT_13 \
  126. | CSCONFIG_COL_BIT_10)
  127. /* 0x80010102 */
  128. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  129. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  130. | (0 << TIMING_CFG0_WRT_SHIFT) \
  131. | (0 << TIMING_CFG0_RRT_SHIFT) \
  132. | (0 << TIMING_CFG0_WWT_SHIFT) \
  133. | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  134. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  135. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  136. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  137. /* 0x00220802 */
  138. #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
  139. | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  140. | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
  141. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  142. | (10 << TIMING_CFG1_REFREC_SHIFT) \
  143. | (3 << TIMING_CFG1_WRREC_SHIFT) \
  144. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  145. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  146. /* 0x3835a322 */
  147. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  148. | (5 << TIMING_CFG2_CPO_SHIFT) \
  149. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  150. | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  151. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  152. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  153. | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
  154. /* 0x129048c6 */ /* P9-45,may need tuning */
  155. #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
  156. | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  157. /* 0x05100500 */
  158. #if defined(CONFIG_DDR_2T_TIMING)
  159. #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
  160. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  161. | SDRAM_CFG_DBW_32 \
  162. | SDRAM_CFG_2T_EN)
  163. /* 0x43088000 */
  164. #else
  165. #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
  166. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  167. | SDRAM_CFG_DBW_32)
  168. /* 0x43080000 */
  169. #endif
  170. #define CONFIG_SYS_SDRAM_CFG2 0x00401000
  171. /* set burst length to 8 for 32-bit data path */
  172. #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
  173. | (0x0632 << SDRAM_MODE_SD_SHIFT))
  174. /* 0x44480632 */
  175. #define CONFIG_SYS_DDR_MODE_2 0x8000C000
  176. #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  177. /*0x02000000*/
  178. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
  179. | DDRCDR_PZ_NOMZ \
  180. | DDRCDR_NZ_NOMZ \
  181. | DDRCDR_M_ODR)
  182. /*
  183. * FLASH on the Local Bus
  184. */
  185. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  186. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  187. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
  188. #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
  189. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  190. #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
  191. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
  192. #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
  193. | BR_PS_16 /* 16 bit port */ \
  194. | BR_MS_GPCM /* MSEL = GPCM */ \
  195. | BR_V) /* valid */
  196. #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  197. | OR_GPCM_XACS \
  198. | OR_GPCM_SCY_9 \
  199. | OR_GPCM_EHTR \
  200. | OR_GPCM_EAD)
  201. /* 0xFF006FF7 TODO SLOW 16 MB flash size */
  202. /* window base at flash base */
  203. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  204. /* 16 MB window size */
  205. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
  206. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  207. #define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
  208. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  209. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  210. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
  211. !defined(CONFIG_SPL_BUILD)
  212. #define CONFIG_SYS_RAMBOOT
  213. #endif
  214. #define CONFIG_SYS_INIT_RAM_LOCK 1
  215. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
  216. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  217. #define CONFIG_SYS_GBL_DATA_OFFSET \
  218. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  219. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  220. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  221. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  222. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  223. /*
  224. * Local Bus LCRR and LBCR regs
  225. */
  226. #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
  227. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  228. #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
  229. | (0xFF << LBCR_BMT_SHIFT) \
  230. | 0xF) /* 0x0004ff0f */
  231. /* LB refresh timer prescal, 266MHz/32 */
  232. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
  233. /* drivers/mtd/nand/nand.c */
  234. #if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
  235. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  236. #else
  237. #define CONFIG_SYS_NAND_BASE 0xE2800000
  238. #endif
  239. #define CONFIG_MTD_DEVICE
  240. #define CONFIG_MTD_PARTITION
  241. #define CONFIG_CMD_MTDPARTS
  242. #define MTDIDS_DEFAULT "nand0=e2800000.flash"
  243. #define MTDPARTS_DEFAULT \
  244. "mtdparts=e2800000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
  245. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  246. #define CONFIG_MTD_NAND_VERIFY_WRITE
  247. #define CONFIG_CMD_NAND 1
  248. #define CONFIG_NAND_FSL_ELBC 1
  249. #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
  250. #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
  251. #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
  252. | BR_DECC_CHK_GEN /* Use HW ECC */ \
  253. | BR_PS_8 /* 8 bit port */ \
  254. | BR_MS_FCM /* MSEL = FCM */ \
  255. | BR_V) /* valid */
  256. #define CONFIG_SYS_NAND_OR_PRELIM \
  257. (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
  258. | OR_FCM_CSCT \
  259. | OR_FCM_CST \
  260. | OR_FCM_CHT \
  261. | OR_FCM_SCY_1 \
  262. | OR_FCM_TRLX \
  263. | OR_FCM_EHTR)
  264. /* 0xFFFF8396 */
  265. #ifdef CONFIG_NAND
  266. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  267. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  268. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  269. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  270. #else
  271. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  272. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  273. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  274. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  275. #endif
  276. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  277. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  278. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
  279. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
  280. /* local bus write LED / read status buffer (BCSR) mapping */
  281. #define CONFIG_SYS_BCSR_ADDR 0xFA000000
  282. #define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
  283. /* map at 0xFA000000 on LCS3 */
  284. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
  285. | BR_PS_8 /* 8 bit port */ \
  286. | BR_MS_GPCM /* MSEL = GPCM */ \
  287. | BR_V) /* valid */
  288. /* 0xFA000801 */
  289. #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
  290. | OR_GPCM_CSNT \
  291. | OR_GPCM_ACS_DIV2 \
  292. | OR_GPCM_XACS \
  293. | OR_GPCM_SCY_15 \
  294. | OR_GPCM_TRLX_SET \
  295. | OR_GPCM_EHTR_SET \
  296. | OR_GPCM_EAD)
  297. /* 0xFFFF8FF7 */
  298. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
  299. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  300. /* Vitesse 7385 */
  301. #ifdef CONFIG_VSC7385_ENET
  302. /* VSC7385 Base address on LCS2 */
  303. #define CONFIG_SYS_VSC7385_BASE 0xF0000000
  304. #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
  305. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
  306. | BR_PS_8 /* 8 bit port */ \
  307. | BR_MS_GPCM /* MSEL = GPCM */ \
  308. | BR_V) /* valid */
  309. #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
  310. | OR_GPCM_CSNT \
  311. | OR_GPCM_XACS \
  312. | OR_GPCM_SCY_15 \
  313. | OR_GPCM_SETA \
  314. | OR_GPCM_TRLX_SET \
  315. | OR_GPCM_EHTR_SET \
  316. | OR_GPCM_EAD)
  317. /* 0xFFFE09FF */
  318. /* Access window base at VSC7385 base */
  319. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
  320. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
  321. #endif
  322. /* pass open firmware flat tree */
  323. #define CONFIG_OF_LIBFDT 1
  324. #define CONFIG_OF_BOARD_SETUP 1
  325. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  326. #define CONFIG_MPC83XX_GPIO 1
  327. #define CONFIG_CMD_GPIO 1
  328. /*
  329. * Serial Port
  330. */
  331. #define CONFIG_CONS_INDEX 1
  332. #define CONFIG_SYS_NS16550
  333. #define CONFIG_SYS_NS16550_SERIAL
  334. #define CONFIG_SYS_NS16550_REG_SIZE 1
  335. #define CONFIG_SYS_BAUDRATE_TABLE \
  336. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  337. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  338. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  339. /* Use the HUSH parser */
  340. #define CONFIG_SYS_HUSH_PARSER
  341. /* I2C */
  342. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  343. #define CONFIG_FSL_I2C
  344. #define CONFIG_I2C_MULTI_BUS
  345. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  346. #define CONFIG_SYS_I2C_SLAVE 0x7F
  347. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
  348. #define CONFIG_SYS_I2C_OFFSET 0x3000
  349. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  350. /*
  351. * General PCI
  352. * Addresses are mapped 1-1.
  353. */
  354. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  355. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  356. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  357. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  358. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  359. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  360. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  361. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  362. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  363. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  364. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  365. /*
  366. * TSEC
  367. */
  368. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  369. #define CONFIG_GMII /* MII PHY management */
  370. #ifdef CONFIG_TSEC1
  371. #define CONFIG_HAS_ETH0
  372. #define CONFIG_TSEC1_NAME "TSEC0"
  373. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  374. #define TSEC1_PHY_ADDR 0x1c
  375. #define TSEC1_FLAGS TSEC_GIGABIT
  376. #define TSEC1_PHYIDX 0
  377. #endif
  378. #ifdef CONFIG_TSEC2
  379. #define CONFIG_HAS_ETH1
  380. #define CONFIG_TSEC2_NAME "TSEC1"
  381. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  382. #define TSEC2_PHY_ADDR 4
  383. #define TSEC2_FLAGS TSEC_GIGABIT
  384. #define TSEC2_PHYIDX 0
  385. #endif
  386. /* Options are: TSEC[0-1] */
  387. #define CONFIG_ETHPRIME "TSEC1"
  388. /*
  389. * Configure on-board RTC
  390. */
  391. #define CONFIG_RTC_DS1337
  392. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  393. /*
  394. * Environment
  395. */
  396. #if defined(CONFIG_NAND)
  397. #define CONFIG_ENV_IS_IN_NAND 1
  398. #define CONFIG_ENV_OFFSET (512 * 1024)
  399. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  400. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  401. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  402. #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
  403. #define CONFIG_ENV_OFFSET_REDUND \
  404. (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
  405. #elif !defined(CONFIG_SYS_RAMBOOT)
  406. #define CONFIG_ENV_IS_IN_FLASH 1
  407. #define CONFIG_ENV_ADDR \
  408. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  409. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  410. #define CONFIG_ENV_SIZE 0x2000
  411. /* Address and size of Redundant Environment Sector */
  412. #else
  413. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  414. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  415. #define CONFIG_ENV_SIZE 0x2000
  416. #endif
  417. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  418. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  419. /*
  420. * BOOTP options
  421. */
  422. #define CONFIG_BOOTP_BOOTFILESIZE
  423. #define CONFIG_BOOTP_BOOTPATH
  424. #define CONFIG_BOOTP_GATEWAY
  425. #define CONFIG_BOOTP_HOSTNAME
  426. /*
  427. * Command line configuration.
  428. */
  429. #include <config_cmd_default.h>
  430. #define CONFIG_CMD_PING
  431. #define CONFIG_CMD_DHCP
  432. #define CONFIG_CMD_I2C
  433. #define CONFIG_CMD_MII
  434. #define CONFIG_CMD_DATE
  435. #define CONFIG_CMD_PCI
  436. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND)
  437. #undef CONFIG_CMD_SAVEENV
  438. #undef CONFIG_CMD_LOADS
  439. #endif
  440. #define CONFIG_CMDLINE_EDITING 1
  441. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  442. /*
  443. * Miscellaneous configurable options
  444. */
  445. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  446. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  447. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  448. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  449. /* Print Buffer Size */
  450. #define CONFIG_SYS_PBSIZE \
  451. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  452. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  453. /* Boot Argument Buffer Size */
  454. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  455. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  456. /*
  457. * For booting Linux, the board info and command line data
  458. * have to be in the first 256 MB of memory, since this is
  459. * the maximum mapped by the Linux kernel during initialization.
  460. */
  461. /* Initial Memory map for Linux*/
  462. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  463. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  464. #ifdef CONFIG_SYS_66MHZ
  465. /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
  466. /* 0x62040000 */
  467. #define CONFIG_SYS_HRCW_LOW (\
  468. 0x20000000 /* reserved, must be set */ |\
  469. HRCWL_DDRCM |\
  470. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  471. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  472. HRCWL_CSB_TO_CLKIN_2X1 |\
  473. HRCWL_CORE_TO_CSB_2X1)
  474. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
  475. #elif defined(CONFIG_SYS_33MHZ)
  476. /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
  477. /* 0x65040000 */
  478. #define CONFIG_SYS_HRCW_LOW (\
  479. 0x20000000 /* reserved, must be set */ |\
  480. HRCWL_DDRCM |\
  481. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  482. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  483. HRCWL_CSB_TO_CLKIN_5X1 |\
  484. HRCWL_CORE_TO_CSB_2X1)
  485. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
  486. #endif
  487. #define CONFIG_SYS_HRCW_HIGH_BASE (\
  488. HRCWH_PCI_HOST |\
  489. HRCWH_PCI1_ARBITER_ENABLE |\
  490. HRCWH_CORE_ENABLE |\
  491. HRCWH_BOOTSEQ_DISABLE |\
  492. HRCWH_SW_WATCHDOG_DISABLE |\
  493. HRCWH_TSEC1M_IN_RGMII |\
  494. HRCWH_TSEC2M_IN_RGMII |\
  495. HRCWH_BIG_ENDIAN)
  496. #ifdef CONFIG_NAND
  497. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  498. HRCWH_FROM_0XFFF00100 |\
  499. HRCWH_ROM_LOC_NAND_SP_8BIT |\
  500. HRCWH_RL_EXT_NAND)
  501. #else
  502. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  503. HRCWH_FROM_0X00000100 |\
  504. HRCWH_ROM_LOC_LOCAL_16BIT |\
  505. HRCWH_RL_EXT_LEGACY)
  506. #endif
  507. /* System IO Config */
  508. #define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
  509. /* Enable Internal USB Phy and GPIO on LCD Connector */
  510. #define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
  511. #define CONFIG_SYS_HID0_INIT 0x000000000
  512. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  513. HID0_ENABLE_INSTRUCTION_CACHE | \
  514. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  515. #define CONFIG_SYS_HID2 HID2_HBE
  516. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  517. /* DDR @ 0x00000000 */
  518. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
  519. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  520. | BATU_BL_256M \
  521. | BATU_VS \
  522. | BATU_VP)
  523. /* PCI @ 0x80000000 */
  524. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
  525. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
  526. | BATU_BL_256M \
  527. | BATU_VS \
  528. | BATU_VP)
  529. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
  530. | BATL_PP_RW \
  531. | BATL_CACHEINHIBIT \
  532. | BATL_GUARDEDSTORAGE)
  533. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
  534. | BATU_BL_256M \
  535. | BATU_VS \
  536. | BATU_VP)
  537. /* PCI2 not supported on 8313 */
  538. #define CONFIG_SYS_IBAT3L (0)
  539. #define CONFIG_SYS_IBAT3U (0)
  540. #define CONFIG_SYS_IBAT4L (0)
  541. #define CONFIG_SYS_IBAT4U (0)
  542. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  543. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
  544. | BATL_PP_RW \
  545. | BATL_CACHEINHIBIT \
  546. | BATL_GUARDEDSTORAGE)
  547. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
  548. | BATU_BL_256M \
  549. | BATU_VS \
  550. | BATU_VP)
  551. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  552. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  553. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  554. #define CONFIG_SYS_IBAT7L (0)
  555. #define CONFIG_SYS_IBAT7U (0)
  556. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  557. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  558. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  559. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  560. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  561. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  562. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  563. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  564. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  565. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  566. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  567. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  568. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  569. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  570. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  571. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  572. /*
  573. * Environment Configuration
  574. */
  575. #define CONFIG_ENV_OVERWRITE
  576. #define CONFIG_NETDEV "eth1"
  577. #define CONFIG_HOSTNAME mpc8313erdb
  578. #define CONFIG_ROOTPATH "/nfs/root/path"
  579. #define CONFIG_BOOTFILE "uImage"
  580. /* U-Boot image on TFTP server */
  581. #define CONFIG_UBOOTPATH "u-boot.bin"
  582. #define CONFIG_FDTFILE "mpc8313erdb.dtb"
  583. /* default location for tftp and bootm */
  584. #define CONFIG_LOADADDR 800000
  585. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  586. #define CONFIG_BAUDRATE 115200
  587. #define CONFIG_EXTRA_ENV_SETTINGS \
  588. "netdev=" CONFIG_NETDEV "\0" \
  589. "ethprime=TSEC1\0" \
  590. "uboot=" CONFIG_UBOOTPATH "\0" \
  591. "tftpflash=tftpboot $loadaddr $uboot; " \
  592. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  593. " +$filesize; " \
  594. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  595. " +$filesize; " \
  596. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  597. " $filesize; " \
  598. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  599. " +$filesize; " \
  600. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  601. " $filesize\0" \
  602. "fdtaddr=780000\0" \
  603. "fdtfile=" CONFIG_FDTFILE "\0" \
  604. "console=ttyS0\0" \
  605. "setbootargs=setenv bootargs " \
  606. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  607. "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
  608. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
  609. "$netdev:off " \
  610. "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
  611. #define CONFIG_NFSBOOTCOMMAND \
  612. "setenv rootdev /dev/nfs;" \
  613. "run setbootargs;" \
  614. "run setipargs;" \
  615. "tftp $loadaddr $bootfile;" \
  616. "tftp $fdtaddr $fdtfile;" \
  617. "bootm $loadaddr - $fdtaddr"
  618. #define CONFIG_RAMBOOTCOMMAND \
  619. "setenv rootdev /dev/ram;" \
  620. "run setbootargs;" \
  621. "tftp $ramdiskaddr $ramdiskfile;" \
  622. "tftp $loadaddr $bootfile;" \
  623. "tftp $fdtaddr $fdtfile;" \
  624. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  625. #endif /* __CONFIG_H */