palmld.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * Palm LifeDrive configuration file
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Board Configuration Options
  25. */
  26. #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
  27. #define CONFIG_PALMLD 1 /* Palm LifeDrive board */
  28. /* we will never enable dcache, because we have to setup MMU first */
  29. #define CONFIG_SYS_DCACHE_OFF
  30. /*
  31. * Environment settings
  32. */
  33. #define CONFIG_ENV_OVERWRITE
  34. #define CONFIG_SYS_MALLOC_LEN (128*1024)
  35. #define CONFIG_SYS_TEXT_BASE 0x0
  36. #define CONFIG_BOOTCOMMAND \
  37. "if mmcinfo && fatload mmc 0 0xa0000000 uboot.script ; then " \
  38. "source 0xa0000000; " \
  39. "else " \
  40. "bootm 0x0x60000; " \
  41. "fi; "
  42. #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,9600"
  43. #define CONFIG_TIMESTAMP
  44. #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
  45. #define CONFIG_CMDLINE_TAG
  46. #define CONFIG_SETUP_MEMORY_TAGS
  47. #define CONFIG_LZMA /* LZMA compression support */
  48. /*
  49. * Serial Console Configuration
  50. */
  51. #define CONFIG_PXA_SERIAL
  52. #define CONFIG_FFUART 1
  53. #define CONFIG_CONS_INDEX 3
  54. #define CONFIG_BAUDRATE 9600
  55. /*
  56. * Bootloader Components Configuration
  57. */
  58. #include <config_cmd_default.h>
  59. #undef CONFIG_CMD_NET
  60. #undef CONFIG_CMD_NFS
  61. #define CONFIG_CMD_ENV
  62. #undef CONFIG_CMD_IMLS
  63. #define CONFIG_CMD_MMC
  64. #define CONFIG_CMD_IDE
  65. #define CONFIG_LCD
  66. #define CONFIG_PXA_LCD
  67. /*
  68. * MMC Card Configuration
  69. */
  70. #ifdef CONFIG_CMD_MMC
  71. #define CONFIG_MMC
  72. #define CONFIG_GENERIC_MMC
  73. #define CONFIG_PXA_MMC_GENERIC
  74. #define CONFIG_SYS_MMC_BASE 0xF0000000
  75. #define CONFIG_CMD_FAT
  76. #define CONFIG_CMD_EXT2
  77. #define CONFIG_DOS_PARTITION
  78. #endif
  79. /*
  80. * LCD
  81. */
  82. #ifdef CONFIG_LCD
  83. #define CONFIG_LQ038J7DH53
  84. #define CONFIG_VIDEO_LOGO
  85. #define CONFIG_CMD_BMP
  86. #define CONFIG_SPLASH_SCREEN
  87. #define CONFIG_SPLASH_SCREEN_ALIGN
  88. #define CONFIG_VIDEO_BMP_GZIP
  89. #define CONFIG_VIDEO_BMP_RLE8
  90. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20)
  91. #endif
  92. /*
  93. * KGDB
  94. */
  95. #ifdef CONFIG_CMD_KGDB
  96. #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
  97. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  98. #endif
  99. /*
  100. * HUSH Shell Configuration
  101. */
  102. #define CONFIG_SYS_HUSH_PARSER 1
  103. #define CONFIG_SYS_LONGHELP
  104. #ifdef CONFIG_SYS_HUSH_PARSER
  105. #define CONFIG_SYS_PROMPT "$ "
  106. #else
  107. #define CONFIG_SYS_PROMPT "=> "
  108. #endif
  109. #define CONFIG_SYS_CBSIZE 256
  110. #define CONFIG_SYS_PBSIZE \
  111. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  112. #define CONFIG_SYS_MAXARGS 16
  113. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  114. #define CONFIG_SYS_DEVICE_NULLDEV 1
  115. /*
  116. * Clock Configuration
  117. */
  118. #undef CONFIG_SYS_CLKS_IN_HZ
  119. #define CONFIG_SYS_HZ 3250000 /* Timer @ 3250000 Hz */
  120. #define CONFIG_SYS_CPUSPEED 0x210 /* 416MHz ; N=2,L=16 */
  121. /*
  122. * DRAM Map
  123. */
  124. #define CONFIG_NR_DRAM_BANKS 1 /* 1 bank of DRAM */
  125. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  126. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  127. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  128. #define CONFIG_SYS_DRAM_SIZE 0x02000000 /* 32 MB DRAM */
  129. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  130. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  131. #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_DRAM_BASE
  132. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  133. #define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SDRAM_1)
  134. /*
  135. * NOR FLASH
  136. */
  137. #ifdef CONFIG_CMD_FLASH
  138. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  139. #define PHYS_FLASH_SIZE 0x00080000 /* 512 KB */
  140. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  141. #define CONFIG_SYS_FLASH_CFI
  142. #define CONFIG_FLASH_CFI_DRIVER 1
  143. #define CONFIG_FLASH_CFI_LEGACY
  144. #define CONFIG_SYS_FLASH_LEGACY_512Kx16
  145. #define CONFIG_SYS_MONITOR_BASE 0
  146. #define CONFIG_SYS_MONITOR_LEN 0x40000
  147. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  148. #define CONFIG_SYS_MAX_FLASH_SECT 256
  149. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  150. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ)
  151. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ)
  152. #define CONFIG_SYS_FLASH_LOCK_TOUT (25*CONFIG_SYS_HZ)
  153. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (25*CONFIG_SYS_HZ)
  154. #define CONFIG_SYS_FLASH_PROTECTION
  155. #define CONFIG_ENV_IS_IN_FLASH 1
  156. #define CONFIG_ENV_SECT_SIZE 0x10000
  157. #else
  158. #define CONFIG_SYS_NO_FLASH
  159. #define CONFIG_ENV_IS_NOWHERE
  160. #endif
  161. #define CONFIG_ENV_ADDR 0x40000
  162. #define CONFIG_ENV_SIZE 0x4000
  163. /*
  164. * IDE
  165. */
  166. #ifdef CONFIG_CMD_IDE
  167. #define CONFIG_LBA48
  168. #undef CONFIG_IDE_LED
  169. #undef CONFIG_IDE_RESET
  170. #define __io
  171. #define CONFIG_SYS_IDE_MAXBUS 1
  172. #define CONFIG_SYS_IDE_MAXDEVICE 1
  173. #define CONFIG_SYS_ATA_BASE_ADDR 0x20000000
  174. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0
  175. #define CONFIG_SYS_ATA_DATA_OFFSET 0x10
  176. #define CONFIG_SYS_ATA_REG_OFFSET 0x10
  177. #define CONFIG_SYS_ATA_ALT_OFFSET 0x10
  178. #define CONFIG_SYS_ATA_STRIDE 1
  179. #endif
  180. /*
  181. * GPIO settings
  182. */
  183. #define CONFIG_SYS_GAFR0_L_VAL 0x00000000
  184. #define CONFIG_SYS_GAFR0_U_VAL 0xa5180012
  185. #define CONFIG_SYS_GAFR1_L_VAL 0x69988056
  186. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa580aa
  187. #define CONFIG_SYS_GAFR2_L_VAL 0x6aaaaaaa
  188. #define CONFIG_SYS_GAFR2_U_VAL 0x01040001
  189. #define CONFIG_SYS_GAFR3_L_VAL 0x540a950c
  190. #define CONFIG_SYS_GAFR3_U_VAL 0x00000009
  191. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  192. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  193. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  194. #define CONFIG_SYS_GPCR3_VAL 0x00000000
  195. #define CONFIG_SYS_GPDR0_VAL 0xc26b0000
  196. #define CONFIG_SYS_GPDR1_VAL 0xfcdfaa93
  197. #define CONFIG_SYS_GPDR2_VAL 0x7bbaffff
  198. #define CONFIG_SYS_GPDR3_VAL 0x006ff38d
  199. #define CONFIG_SYS_GPSR0_VAL 0x0d9e45ee
  200. #define CONFIG_SYS_GPSR1_VAL 0x03affdae
  201. #define CONFIG_SYS_GPSR2_VAL 0x07554000
  202. #define CONFIG_SYS_GPSR3_VAL 0x01bc0785
  203. #define CONFIG_SYS_PSSR_VAL 0x30
  204. /*
  205. * Clock settings
  206. */
  207. #define CONFIG_SYS_CKEN 0x01ffffff
  208. #define CONFIG_SYS_CCCR 0x02000210
  209. /*
  210. * Memory settings
  211. */
  212. #define CONFIG_SYS_MSC0_VAL 0x7ff844c8
  213. #define CONFIG_SYS_MSC1_VAL 0x7ff86ab4
  214. #define CONFIG_SYS_MSC2_VAL 0x7ff87ff8
  215. #define CONFIG_SYS_MDCNFG_VAL 0x0B880acd
  216. #define CONFIG_SYS_MDREFR_VAL 0x201fa031
  217. #define CONFIG_SYS_MDMRS_VAL 0x00320032
  218. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  219. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  220. /*
  221. * PCMCIA and CF Interfaces
  222. */
  223. #define CONFIG_SYS_MECR_VAL 0x00000003
  224. #define CONFIG_SYS_MCMEM0_VAL 0x0001c391
  225. #define CONFIG_SYS_MCMEM1_VAL 0x0001c391
  226. #define CONFIG_SYS_MCATT0_VAL 0x0001c391
  227. #define CONFIG_SYS_MCATT1_VAL 0x0001c391
  228. #define CONFIG_SYS_MCIO0_VAL 0x00014611
  229. #define CONFIG_SYS_MCIO1_VAL 0x0001c391
  230. #endif /* __CONFIG_H */