ppc4xx-sdram.h 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _PPC4xx_SDRAM_H_
  24. #define _PPC4xx_SDRAM_H_
  25. #if defined(CONFIG_SDRAM_PPC4xx_IBM_SDRAM)
  26. /*
  27. * SDRAM Controller
  28. */
  29. #ifndef CONFIG_405EP
  30. #define SDRAM0_BESR0 0x00 /* bus error syndrome reg a */
  31. #define SDRAM0_BESRS0 0x04 /* bus error syndrome reg set a */
  32. #define SDRAM0_BESR1 0x08 /* bus error syndrome reg b */
  33. #define SDRAM0_BESRS1 0x0c /* bus error syndrome reg set b */
  34. #define SDRAM0_BEAR 0x10 /* bus error address reg */
  35. #endif
  36. #define SDRAM0_CFG 0x20 /* memory controller options 1 */
  37. #define SDRAM0_STATUS 0x24 /* memory status */
  38. #define SDRAM0_RTR 0x30 /* refresh timer reg */
  39. #define SDRAM0_PMIT 0x34 /* power management idle timer */
  40. #define SDRAM0_B0CR 0x40 /* memory bank 0 configuration */
  41. #define SDRAM0_B1CR 0x44 /* memory bank 1 configuration */
  42. #ifndef CONFIG_405EP
  43. #define SDRAM0_B2CR 0x48 /* memory bank 2 configuration */
  44. #define SDRAM0_B3CR 0x4c /* memory bank 3 configuration */
  45. #endif
  46. #define SDRAM0_TR 0x80 /* timing reg 1 */
  47. #ifndef CONFIG_405EP
  48. #define SDRAM0_ECCCFG 0x94 /* ECC configuration */
  49. #define SDRAM0_ECCESR 0x98 /* ECC error status */
  50. #endif
  51. #endif /* CONFIG_SDRAM_PPC4xx_IBM_SDRAM */
  52. #if defined(CONFIG_SDRAM_PPC4xx_IBM_DDR)
  53. /*
  54. * Memory controller registers
  55. */
  56. #define SDRAM_CFG0 0x20 /* memory controller options 0 */
  57. #define SDRAM_CFG1 0x21 /* memory controller options 1 */
  58. #define SDRAM0_BEAR 0x0010 /* bus error address reg */
  59. #define SDRAM0_SLIO 0x0018 /* ddr sdram slave interface options */
  60. #define SDRAM0_CFG0 0x0020 /* ddr sdram options 0 */
  61. #define SDRAM0_CFG1 0x0021 /* ddr sdram options 1 */
  62. #define SDRAM0_DEVOPT 0x0022 /* ddr sdram device options */
  63. #define SDRAM0_MCSTS 0x0024 /* memory controller status */
  64. #define SDRAM0_RTR 0x0030 /* refresh timer register */
  65. #define SDRAM0_PMIT 0x0034 /* power management idle timer */
  66. #define SDRAM0_UABBA 0x0038 /* plb UABus base address */
  67. #define SDRAM0_B0CR 0x0040 /* ddr sdram bank 0 configuration */
  68. #define SDRAM0_B1CR 0x0044 /* ddr sdram bank 1 configuration */
  69. #define SDRAM0_B2CR 0x0048 /* ddr sdram bank 2 configuration */
  70. #define SDRAM0_B3CR 0x004c /* ddr sdram bank 3 configuration */
  71. #define SDRAM0_TR0 0x0080 /* sdram timing register 0 */
  72. #define SDRAM0_TR1 0x0081 /* sdram timing register 1 */
  73. #define SDRAM0_CLKTR 0x0082 /* ddr clock timing register */
  74. #define SDRAM0_WDDCTR 0x0083 /* write data/dm/dqs clock timing reg */
  75. #define SDRAM0_DLYCAL 0x0084 /* delay line calibration register */
  76. #define SDRAM0_ECCESR 0x0098 /* ECC error status */
  77. /*
  78. * Memory Controller Options 0
  79. */
  80. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  81. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  82. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  83. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  84. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  85. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  86. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  87. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  88. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  89. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  90. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  91. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  92. /*
  93. * Memory Controller Options 1
  94. */
  95. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  96. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  97. /*
  98. * SDRAM DEVPOT Options
  99. */
  100. #define SDRAM_DEVOPT_DLL 0x80000000
  101. #define SDRAM_DEVOPT_DS 0x40000000
  102. /*
  103. * SDRAM MCSTS Options
  104. */
  105. #define SDRAM_MCSTS_MRSC 0x80000000
  106. #define SDRAM_MCSTS_SRMS 0x40000000
  107. #define SDRAM_MCSTS_CIS 0x20000000
  108. #define SDRAM_MCSTS_IDLE_NOT 0x00000000 /* Mem contr not idle */
  109. /*
  110. * SDRAM Refresh Timer Register
  111. */
  112. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  113. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  114. /*
  115. * SDRAM UABus Base Address Reg
  116. */
  117. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  118. /*
  119. * Memory Bank 0-7 configuration
  120. */
  121. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  122. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  123. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  124. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  125. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  126. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  127. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  128. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  129. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  130. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  131. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  132. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  133. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  134. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  135. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  136. /*
  137. * SDRAM TR0 Options
  138. */
  139. #define SDRAM_TR0_SDWR_MASK 0x80000000
  140. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  141. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  142. #define SDRAM_TR0_SDWD_MASK 0x40000000
  143. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  144. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  145. #define SDRAM_TR0_SDCL_MASK 0x01800000
  146. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  147. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  148. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  149. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  150. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  151. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  152. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  153. #define SDRAM_TR0_SDCP_MASK 0x00030000
  154. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  155. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  156. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  157. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  158. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  159. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  160. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  161. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  162. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  163. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  164. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  165. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  166. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  167. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  168. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  169. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  170. #define SDRAM_TR0_SDRD_MASK 0x00000003
  171. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  172. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  173. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  174. /*
  175. * SDRAM TR1 Options
  176. */
  177. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  178. #define SDRAM_TR1_RDSS_TR0 0x00000000
  179. #define SDRAM_TR1_RDSS_TR1 0x40000000
  180. #define SDRAM_TR1_RDSS_TR2 0x80000000
  181. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  182. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  183. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  184. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  185. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  186. #define SDRAM_TR1_RDCD_MASK 0x00000800
  187. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  188. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  189. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  190. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  191. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  192. #define SDRAM_TR1_RDCT_MIN 0x00000000
  193. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  194. /*
  195. * SDRAM WDDCTR Options
  196. */
  197. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  198. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  199. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  200. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  201. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  202. /*
  203. * SDRAM CLKTR Options
  204. */
  205. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  206. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  207. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  208. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  209. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  210. /*
  211. * SDRAM DLYCAL Options
  212. */
  213. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  214. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  215. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  216. #endif /* CONFIG_SDRAM_PPC4xx_IBM_DDR */
  217. #if defined(CONFIG_SDRAM_PPC4xx_IBM_DDR2)
  218. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  219. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  220. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  221. #if !defined(CONFIG_405EX)
  222. /*
  223. * Memory queue defines
  224. */
  225. #define SDRAMQ_DCR_BASE 0x040
  226. #define SDRAM_R0BAS (SDRAMQ_DCR_BASE+0x0) /* rank 0 base address & size */
  227. #define SDRAM_R1BAS (SDRAMQ_DCR_BASE+0x1) /* rank 1 base address & size */
  228. #define SDRAM_R2BAS (SDRAMQ_DCR_BASE+0x2) /* rank 2 base address & size */
  229. #define SDRAM_R3BAS (SDRAMQ_DCR_BASE+0x3) /* rank 3 base address & size */
  230. #define SDRAM_CONF1HB (SDRAMQ_DCR_BASE+0x5) /* configuration 1 HB */
  231. #define SDRAM_CONF1HB_AAFR 0x80000000 /* Address Ack on First Request - Bit 0 */
  232. #define SDRAM_CONF1HB_PRPD 0x00080000 /* PLB Read pipeline Disable - Bit 12 */
  233. #define SDRAM_CONF1HB_PWPD 0x00040000 /* PLB Write pipeline Disable - Bit 13 */
  234. #define SDRAM_CONF1HB_PRW 0x00020000 /* PLB Read Wait - Bit 14 */
  235. #define SDRAM_CONF1HB_RPLM 0x00001000 /* Read Passing Limit 1 - Bits 16..19 */
  236. #define SDRAM_CONF1HB_RPEN 0x00000800 /* Read Passing Enable - Bit 20 */
  237. #define SDRAM_CONF1HB_RFTE 0x00000400 /* Read Flow Through Enable - Bit 21 */
  238. #define SDRAM_CONF1HB_WRCL 0x00000080 /* MCIF Cycle Limit 1 - Bits 22..24 */
  239. #define SDRAM_CONF1HB_MASK 0x0000F380 /* RPLM & WRCL mask */
  240. #define SDRAM_ERRSTATHB (SDRAMQ_DCR_BASE+0x7) /* error status HB */
  241. #define SDRAM_ERRADDUHB (SDRAMQ_DCR_BASE+0x8) /* error address upper 32 HB */
  242. #define SDRAM_ERRADDLHB (SDRAMQ_DCR_BASE+0x9) /* error address lower 32 HB */
  243. #define SDRAM_PLBADDULL (SDRAMQ_DCR_BASE+0xA) /* PLB base address upper 32 LL */
  244. #define SDRAM_CONF1LL (SDRAMQ_DCR_BASE+0xB) /* configuration 1 LL */
  245. #define SDRAM_CONF1LL_AAFR 0x80000000 /* Address Ack on First Request - Bit 0 */
  246. #define SDRAM_CONF1LL_PRPD 0x00080000 /* PLB Read pipeline Disable - Bit 12 */
  247. #define SDRAM_CONF1LL_PWPD 0x00040000 /* PLB Write pipeline Disable - Bit 13 */
  248. #define SDRAM_CONF1LL_PRW 0x00020000 /* PLB Read Wait - Bit 14 */
  249. #define SDRAM_CONF1LL_RPLM 0x00001000 /* Read Passing Limit 1 - Bits 16..19 */
  250. #define SDRAM_CONF1LL_RPEN 0x00000800 /* Read Passing Enable - Bit 20 */
  251. #define SDRAM_CONF1LL_RFTE 0x00000400 /* Read Flow Through Enable - Bit 21 */
  252. #define SDRAM_CONF1LL_MASK 0x0000F000 /* RPLM mask */
  253. #define SDRAM_ERRSTATLL (SDRAMQ_DCR_BASE+0xC) /* error status LL */
  254. #define SDRAM_ERRADDULL (SDRAMQ_DCR_BASE+0xD) /* error address upper 32 LL */
  255. #define SDRAM_ERRADDLLL (SDRAMQ_DCR_BASE+0xE) /* error address lower 32 LL */
  256. #define SDRAM_CONFPATHB (SDRAMQ_DCR_BASE+0xF) /* configuration between paths */
  257. #define SDRAM_CONFPATHB_TPEN 0x08000000 /* Transaction Passing Enable - Bit 4 */
  258. #define SDRAM_PLBADDUHB (SDRAMQ_DCR_BASE+0x10) /* PLB base address upper 32 LL */
  259. /*
  260. * Memory Bank 0-7 configuration
  261. */
  262. #if defined(CONFIG_440SPE) || \
  263. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  264. defined(CONFIG_460SX)
  265. #define SDRAM_RXBAS_SDBA_MASK 0xFFE00000 /* Base address */
  266. #define SDRAM_RXBAS_SDBA_ENCODE(n) ((u32)(((phys_size_t)(n) >> 2) & 0xFFE00000))
  267. #define SDRAM_RXBAS_SDBA_DECODE(n) ((((phys_size_t)(n)) & 0xFFE00000) << 2)
  268. #endif /* CONFIG_440SPE */
  269. #if defined(CONFIG_440SP)
  270. #define SDRAM_RXBAS_SDBA_MASK 0xFF800000 /* Base address */
  271. #define SDRAM_RXBAS_SDBA_ENCODE(n) ((((u32)(n))&0xFF800000))
  272. #define SDRAM_RXBAS_SDBA_DECODE(n) ((((u32)(n))&0xFF800000))
  273. #endif /* CONFIG_440SP */
  274. #define SDRAM_RXBAS_SDSZ_MASK 0x0000FFC0 /* Size */
  275. #define SDRAM_RXBAS_SDSZ_ENCODE(n) ((((u32)(n))&0x3FF)<<6)
  276. #define SDRAM_RXBAS_SDSZ_DECODE(n) ((((u32)(n))>>6)&0x3FF)
  277. #define SDRAM_RXBAS_SDSZ_0 0x00000000 /* 0M */
  278. #define SDRAM_RXBAS_SDSZ_8 0x0000FFC0 /* 8M */
  279. #define SDRAM_RXBAS_SDSZ_16 0x0000FF80 /* 16M */
  280. #define SDRAM_RXBAS_SDSZ_32 0x0000FF00 /* 32M */
  281. #define SDRAM_RXBAS_SDSZ_64 0x0000FE00 /* 64M */
  282. #define SDRAM_RXBAS_SDSZ_128 0x0000FC00 /* 128M */
  283. #define SDRAM_RXBAS_SDSZ_256 0x0000F800 /* 256M */
  284. #define SDRAM_RXBAS_SDSZ_512 0x0000F000 /* 512M */
  285. #define SDRAM_RXBAS_SDSZ_1024 0x0000E000 /* 1024M */
  286. #define SDRAM_RXBAS_SDSZ_2048 0x0000C000 /* 2048M */
  287. #define SDRAM_RXBAS_SDSZ_4096 0x00008000 /* 4096M */
  288. #else /* CONFIG_405EX */
  289. /*
  290. * XXX - ToDo:
  291. * Revisit this file to check if all these 405EX defines are correct and
  292. * can be used in the common 44x_spd_ddr2 code as well. sr, 2008-06-02
  293. */
  294. #define SDRAM_RXBAS_SDSZ_MASK PPC_REG_VAL(19, 0xF)
  295. #define SDRAM_RXBAS_SDSZ_4MB PPC_REG_VAL(19, 0x0)
  296. #define SDRAM_RXBAS_SDSZ_8MB PPC_REG_VAL(19, 0x1)
  297. #define SDRAM_RXBAS_SDSZ_16MB PPC_REG_VAL(19, 0x2)
  298. #define SDRAM_RXBAS_SDSZ_32MB PPC_REG_VAL(19, 0x3)
  299. #define SDRAM_RXBAS_SDSZ_64MB PPC_REG_VAL(19, 0x4)
  300. #define SDRAM_RXBAS_SDSZ_128MB PPC_REG_VAL(19, 0x5)
  301. #define SDRAM_RXBAS_SDSZ_256MB PPC_REG_VAL(19, 0x6)
  302. #define SDRAM_RXBAS_SDSZ_512MB PPC_REG_VAL(19, 0x7)
  303. #define SDRAM_RXBAS_SDSZ_1024MB PPC_REG_VAL(19, 0x8)
  304. #define SDRAM_RXBAS_SDSZ_2048MB PPC_REG_VAL(19, 0x9)
  305. #define SDRAM_RXBAS_SDSZ_4096MB PPC_REG_VAL(19, 0xA)
  306. #define SDRAM_RXBAS_SDSZ_8192MB PPC_REG_VAL(19, 0xB)
  307. #define SDRAM_RXBAS_SDSZ_8 SDRAM_RXBAS_SDSZ_8MB
  308. #define SDRAM_RXBAS_SDSZ_16 SDRAM_RXBAS_SDSZ_16MB
  309. #define SDRAM_RXBAS_SDSZ_32 SDRAM_RXBAS_SDSZ_32MB
  310. #define SDRAM_RXBAS_SDSZ_64 SDRAM_RXBAS_SDSZ_64MB
  311. #define SDRAM_RXBAS_SDSZ_128 SDRAM_RXBAS_SDSZ_128MB
  312. #define SDRAM_RXBAS_SDSZ_256 SDRAM_RXBAS_SDSZ_256MB
  313. #define SDRAM_RXBAS_SDSZ_512 SDRAM_RXBAS_SDSZ_512MB
  314. #define SDRAM_RXBAS_SDSZ_1024 SDRAM_RXBAS_SDSZ_1024MB
  315. #define SDRAM_RXBAS_SDSZ_2048 SDRAM_RXBAS_SDSZ_2048MB
  316. #define SDRAM_RXBAS_SDSZ_4096 SDRAM_RXBAS_SDSZ_4096MB
  317. #define SDRAM_RXBAS_SDSZ_8192 SDRAM_RXBAS_SDSZ_8192MB
  318. #define SDRAM_RXBAS_SDAM_MODE0 PPC_REG_VAL(23, 0x0)
  319. #define SDRAM_RXBAS_SDAM_MODE1 PPC_REG_VAL(23, 0x1)
  320. #define SDRAM_RXBAS_SDAM_MODE2 PPC_REG_VAL(23, 0x2)
  321. #define SDRAM_RXBAS_SDAM_MODE3 PPC_REG_VAL(23, 0x3)
  322. #define SDRAM_RXBAS_SDAM_MODE4 PPC_REG_VAL(23, 0x4)
  323. #define SDRAM_RXBAS_SDAM_MODE5 PPC_REG_VAL(23, 0x5)
  324. #define SDRAM_RXBAS_SDAM_MODE6 PPC_REG_VAL(23, 0x6)
  325. #define SDRAM_RXBAS_SDAM_MODE7 PPC_REG_VAL(23, 0x7)
  326. #define SDRAM_RXBAS_SDAM_MODE8 PPC_REG_VAL(23, 0x8)
  327. #define SDRAM_RXBAS_SDAM_MODE9 PPC_REG_VAL(23, 0x9)
  328. #define SDRAM_RXBAS_SDBE_DISABLE PPC_REG_VAL(31, 0x0)
  329. #define SDRAM_RXBAS_SDBE_ENABLE PPC_REG_VAL(31, 0x1)
  330. #endif /* CONFIG_405EX */
  331. /*
  332. * Memory controller registers
  333. */
  334. #define SDRAM_BESR 0x00 /* PLB bus error status (read/clear) */
  335. #define SDRAM_BESRT 0x01 /* PLB bus error status (test/set) */
  336. #define SDRAM_BEARL 0x02 /* PLB bus error address low */
  337. #define SDRAM_BEARH 0x03 /* PLB bus error address high */
  338. #define SDRAM_WMIRQ 0x06 /* PLB write master interrupt (read/clear) */
  339. #define SDRAM_WMIRQT 0x07 /* PLB write master interrupt (test/set) */
  340. #define SDRAM_PLBOPT 0x08 /* PLB slave options */
  341. #define SDRAM_PUABA 0x09 /* PLB upper address base */
  342. #ifndef CONFIG_405EX
  343. #define SDRAM_MCSTAT 0x14 /* memory controller status */
  344. #else
  345. #define SDRAM_MCSTAT 0x1F /* memory controller status */
  346. #endif
  347. #define SDRAM_MCOPT1 0x20 /* memory controller options 1 */
  348. #define SDRAM_MCOPT2 0x21 /* memory controller options 2 */
  349. #define SDRAM_MODT0 0x22 /* on die termination for bank 0 */
  350. #define SDRAM_MODT1 0x23 /* on die termination for bank 1 */
  351. #define SDRAM_MODT2 0x24 /* on die termination for bank 2 */
  352. #define SDRAM_MODT3 0x25 /* on die termination for bank 3 */
  353. #define SDRAM_CODT 0x26 /* on die termination for controller */
  354. #define SDRAM_VVPR 0x27 /* variable VRef programmming */
  355. #define SDRAM_OPARS 0x28 /* on chip driver control setup */
  356. #define SDRAM_OPART 0x29 /* on chip driver control trigger */
  357. #define SDRAM_RTR 0x30 /* refresh timer */
  358. #define SDRAM_PMIT 0x34 /* power management idle timer */
  359. #define SDRAM_MB0CF 0x40 /* memory bank 0 configuration */
  360. #define SDRAM_MB1CF 0x44 /* memory bank 1 configuration */
  361. #define SDRAM_MB2CF 0x48
  362. #define SDRAM_MB3CF 0x4C
  363. #define SDRAM_INITPLR0 0x50 /* manual initialization control */
  364. #define SDRAM_INITPLR1 0x51 /* manual initialization control */
  365. #define SDRAM_INITPLR2 0x52 /* manual initialization control */
  366. #define SDRAM_INITPLR3 0x53 /* manual initialization control */
  367. #define SDRAM_INITPLR4 0x54 /* manual initialization control */
  368. #define SDRAM_INITPLR5 0x55 /* manual initialization control */
  369. #define SDRAM_INITPLR6 0x56 /* manual initialization control */
  370. #define SDRAM_INITPLR7 0x57 /* manual initialization control */
  371. #define SDRAM_INITPLR8 0x58 /* manual initialization control */
  372. #define SDRAM_INITPLR9 0x59 /* manual initialization control */
  373. #define SDRAM_INITPLR10 0x5a /* manual initialization control */
  374. #define SDRAM_INITPLR11 0x5b /* manual initialization control */
  375. #define SDRAM_INITPLR12 0x5c /* manual initialization control */
  376. #define SDRAM_INITPLR13 0x5d /* manual initialization control */
  377. #define SDRAM_INITPLR14 0x5e /* manual initialization control */
  378. #define SDRAM_INITPLR15 0x5f /* manual initialization control */
  379. #define SDRAM_RQDC 0x70 /* read DQS delay control */
  380. #define SDRAM_RFDC 0x74 /* read feedback delay control */
  381. #define SDRAM_RDCC 0x78 /* read data capture control */
  382. #define SDRAM_DLCR 0x7A /* delay line calibration */
  383. #define SDRAM_CLKTR 0x80 /* DDR clock timing */
  384. #define SDRAM_WRDTR 0x81 /* write data, DQS, DM clock, timing */
  385. #define SDRAM_SDTR1 0x85 /* DDR SDRAM timing 1 */
  386. #define SDRAM_SDTR2 0x86 /* DDR SDRAM timing 2 */
  387. #define SDRAM_SDTR3 0x87 /* DDR SDRAM timing 3 */
  388. #define SDRAM_MMODE 0x88 /* memory mode */
  389. #define SDRAM_MEMODE 0x89 /* memory extended mode */
  390. #define SDRAM_ECCES 0x98 /* ECC error status */
  391. #define SDRAM_CID 0xA4 /* core ID */
  392. #ifndef CONFIG_405EX
  393. #define SDRAM_RID 0xA8 /* revision ID */
  394. #endif
  395. #define SDRAM_FCSR 0xB0 /* feedback calibration status */
  396. #define SDRAM_RTSR 0xB1 /* run time status tracking */
  397. #ifdef CONFIG_405EX
  398. #define SDRAM_RID 0xF8 /* revision ID */
  399. #endif
  400. /*
  401. * Memory Controller Bus Error Status
  402. */
  403. #define SDRAM_BESR_MASK PPC_REG_VAL(7, 0xFF)
  404. #define SDRAM_BESR_M0ID_MASK PPC_REG_VAL(3, 0xF)
  405. #define SDRAM_BESR_M0ID_ICU PPC_REG_VAL(3, 0x0)
  406. #define SDRAM_BESR_M0ID_PCIE0 PPC_REG_VAL(3, 0x1)
  407. #define SDRAM_BESR_M0ID_PCIE1 PPC_REG_VAL(3, 0x2)
  408. #define SDRAM_BESR_M0ID_DMA PPC_REG_VAL(3, 0x3)
  409. #define SDRAM_BESR_M0ID_DCU PPC_REG_VAL(3, 0x4)
  410. #define SDRAM_BESR_M0ID_OPB PPC_REG_VAL(3, 0x5)
  411. #define SDRAM_BESR_M0ID_MAL PPC_REG_VAL(3, 0x6)
  412. #define SDRAM_BESR_M0ID_SEC PPC_REG_VAL(3, 0x7)
  413. #define SDRAM_BESR_M0ET_MASK PPC_REG_VAL(6, 0x7)
  414. #define SDRAM_BESR_M0ET_NONE PPC_REG_VAL(6, 0x0)
  415. #define SDRAM_BESR_M0ET_ECC PPC_REG_VAL(6, 0x1)
  416. #define SDRAM_BESR_M0RW_WRITE PPC_REG_VAL(7, 0)
  417. #define SDRAM_BESR_M0RW_READ PPC_REG_VAL(8, 1)
  418. /*
  419. * Memory Controller Status
  420. */
  421. #define SDRAM_MCSTAT_MIC_MASK 0x80000000 /* Memory init status mask */
  422. #define SDRAM_MCSTAT_MIC_NOTCOMP 0x00000000 /* Mem init not complete */
  423. #define SDRAM_MCSTAT_MIC_COMP 0x80000000 /* Mem init complete */
  424. #define SDRAM_MCSTAT_SRMS_MASK 0x40000000 /* Mem self refresh stat mask */
  425. #define SDRAM_MCSTAT_SRMS_NOT_SF 0x00000000 /* Mem not in self refresh */
  426. #define SDRAM_MCSTAT_SRMS_SF 0x40000000 /* Mem in self refresh */
  427. #define SDRAM_MCSTAT_IDLE_MASK 0x20000000 /* Mem self refresh stat mask */
  428. #define SDRAM_MCSTAT_IDLE_NOT 0x00000000 /* Mem contr not idle */
  429. #define SDRAM_MCSTAT_IDLE 0x20000000 /* Mem contr idle */
  430. /*
  431. * Memory Controller Options 1
  432. */
  433. #define SDRAM_MCOPT1_MCHK_MASK 0x30000000 /* Memory data err check mask*/
  434. #define SDRAM_MCOPT1_MCHK_NON 0x00000000 /* No ECC generation */
  435. #define SDRAM_MCOPT1_MCHK_GEN 0x20000000 /* ECC generation */
  436. #define SDRAM_MCOPT1_MCHK_CHK 0x10000000 /* ECC generation and check */
  437. #define SDRAM_MCOPT1_MCHK_CHK_REP 0x30000000 /* ECC generation, chk, report*/
  438. #define SDRAM_MCOPT1_MCHK_CHK_DECODE(n) ((((u32)(n))>>28)&0x3)
  439. #define SDRAM_MCOPT1_RDEN_MASK 0x08000000 /* Registered DIMM mask */
  440. #define SDRAM_MCOPT1_RDEN 0x08000000 /* Registered DIMM enable */
  441. #define SDRAM_MCOPT1_PMU_MASK 0x06000000 /* Page management unit mask */
  442. #define SDRAM_MCOPT1_PMU_CLOSE 0x00000000 /* PMU Close */
  443. #define SDRAM_MCOPT1_PMU_OPEN 0x04000000 /* PMU Open */
  444. #define SDRAM_MCOPT1_PMU_AUTOCLOSE 0x02000000 /* PMU AutoClose */
  445. #define SDRAM_MCOPT1_DMWD_MASK 0x01000000 /* DRAM width mask */
  446. #define SDRAM_MCOPT1_DMWD_32 0x00000000 /* 32 bits */
  447. #define SDRAM_MCOPT1_DMWD_64 0x01000000 /* 64 bits */
  448. #define SDRAM_MCOPT1_UIOS_MASK 0x00C00000 /* Unused IO State */
  449. #define SDRAM_MCOPT1_BCNT_MASK 0x00200000 /* Bank count */
  450. #define SDRAM_MCOPT1_4_BANKS 0x00000000 /* 4 Banks */
  451. #define SDRAM_MCOPT1_8_BANKS 0x00200000 /* 8 Banks */
  452. #define SDRAM_MCOPT1_DDR_TYPE_MASK 0x00100000 /* DDR Memory Type mask */
  453. #define SDRAM_MCOPT1_DDR1_TYPE 0x00000000 /* DDR1 Memory Type */
  454. #define SDRAM_MCOPT1_DDR2_TYPE 0x00100000 /* DDR2 Memory Type */
  455. #define SDRAM_MCOPT1_QDEP 0x00020000 /* 4 commands deep */
  456. #define SDRAM_MCOPT1_RWOO_MASK 0x00008000 /* Out of Order Read mask */
  457. #define SDRAM_MCOPT1_RWOO_DISABLED 0x00000000 /* disabled */
  458. #define SDRAM_MCOPT1_RWOO_ENABLED 0x00008000 /* enabled */
  459. #define SDRAM_MCOPT1_WOOO_MASK 0x00004000 /* Out of Order Write mask */
  460. #define SDRAM_MCOPT1_WOOO_DISABLED 0x00000000 /* disabled */
  461. #define SDRAM_MCOPT1_WOOO_ENABLED 0x00004000 /* enabled */
  462. #define SDRAM_MCOPT1_DCOO_MASK 0x00002000 /* All Out of Order mask */
  463. #define SDRAM_MCOPT1_DCOO_DISABLED 0x00002000 /* disabled */
  464. #define SDRAM_MCOPT1_DCOO_ENABLED 0x00000000 /* enabled */
  465. #define SDRAM_MCOPT1_DREF_MASK 0x00001000 /* Deferred refresh mask */
  466. #define SDRAM_MCOPT1_DREF_NORMAL 0x00000000 /* normal refresh */
  467. #define SDRAM_MCOPT1_DREF_DEFER_4 0x00001000 /* defer up to 4 refresh cmd */
  468. /*
  469. * Memory Controller Options 2
  470. */
  471. #define SDRAM_MCOPT2_SREN_MASK 0x80000000 /* Self Test mask */
  472. #define SDRAM_MCOPT2_SREN_EXIT 0x00000000 /* Self Test exit */
  473. #define SDRAM_MCOPT2_SREN_ENTER 0x80000000 /* Self Test enter */
  474. #define SDRAM_MCOPT2_PMEN_MASK 0x40000000 /* Power Management mask */
  475. #define SDRAM_MCOPT2_PMEN_DISABLE 0x00000000 /* disable */
  476. #define SDRAM_MCOPT2_PMEN_ENABLE 0x40000000 /* enable */
  477. #define SDRAM_MCOPT2_IPTR_MASK 0x20000000 /* Init Trigger Reg mask */
  478. #define SDRAM_MCOPT2_IPTR_IDLE 0x00000000 /* idle */
  479. #define SDRAM_MCOPT2_IPTR_EXECUTE 0x20000000 /* execute preloaded init */
  480. #define SDRAM_MCOPT2_XSRP_MASK 0x10000000 /* Exit Self Refresh Prevent */
  481. #define SDRAM_MCOPT2_XSRP_ALLOW 0x00000000 /* allow self refresh exit */
  482. #define SDRAM_MCOPT2_XSRP_PREVENT 0x10000000 /* prevent self refresh exit */
  483. #define SDRAM_MCOPT2_DCEN_MASK 0x08000000 /* SDRAM Controller Enable */
  484. #define SDRAM_MCOPT2_DCEN_DISABLE 0x00000000 /* SDRAM Controller Enable */
  485. #define SDRAM_MCOPT2_DCEN_ENABLE 0x08000000 /* SDRAM Controller Enable */
  486. #define SDRAM_MCOPT2_ISIE_MASK 0x04000000 /* Init Seq Interruptable mas*/
  487. #define SDRAM_MCOPT2_ISIE_DISABLE 0x00000000 /* disable */
  488. #define SDRAM_MCOPT2_ISIE_ENABLE 0x04000000 /* enable */
  489. /*
  490. * SDRAM Refresh Timer Register
  491. */
  492. #define SDRAM_RTR_RINT_MASK 0xFFF80000
  493. #define SDRAM_RTR_RINT_ENCODE(n) ((((u32)(n))&0xFFF8)<<16)
  494. #define SDRAM_RTR_RINT_DECODE(n) ((((u32)(n))>>16)&0xFFF8)
  495. /*
  496. * SDRAM Read DQS Delay Control Register
  497. */
  498. #define SDRAM_RQDC_RQDE_MASK 0x80000000
  499. #define SDRAM_RQDC_RQDE_DISABLE 0x00000000
  500. #define SDRAM_RQDC_RQDE_ENABLE 0x80000000
  501. #define SDRAM_RQDC_RQFD_MASK 0x000001FF
  502. #define SDRAM_RQDC_RQFD_ENCODE(n) ((((u32)(n))&0x1FF)<<0)
  503. #define SDRAM_RQDC_RQFD_MAX 0x1FF
  504. /*
  505. * SDRAM Read Data Capture Control Register
  506. */
  507. #define SDRAM_RDCC_RDSS_MASK 0xC0000000
  508. #define SDRAM_RDCC_RDSS_T1 0x00000000
  509. #define SDRAM_RDCC_RDSS_T2 0x40000000
  510. #define SDRAM_RDCC_RDSS_T3 0x80000000
  511. #define SDRAM_RDCC_RDSS_T4 0xC0000000
  512. #define SDRAM_RDCC_RSAE_MASK 0x00000001
  513. #define SDRAM_RDCC_RSAE_DISABLE 0x00000001
  514. #define SDRAM_RDCC_RSAE_ENABLE 0x00000000
  515. #define SDRAM_RDCC_RDSS_ENCODE(n) ((((u32)(n))&0x03)<<30)
  516. #define SDRAM_RDCC_RDSS_DECODE(n) ((((u32)(n))>>30)&0x03)
  517. /*
  518. * SDRAM Read Feedback Delay Control Register
  519. */
  520. #define SDRAM_RFDC_ARSE_MASK 0x80000000
  521. #define SDRAM_RFDC_ARSE_DISABLE 0x80000000
  522. #define SDRAM_RFDC_ARSE_ENABLE 0x00000000
  523. #define SDRAM_RFDC_RFOS_MASK 0x007F0000
  524. #define SDRAM_RFDC_RFOS_ENCODE(n) ((((u32)(n))&0x7F)<<16)
  525. #define SDRAM_RFDC_RFFD_MASK 0x000007FF
  526. #define SDRAM_RFDC_RFFD_ENCODE(n) ((((u32)(n))&0x7FF)<<0)
  527. #define SDRAM_RFDC_RFFD_MAX 0x7FF
  528. /*
  529. * SDRAM Delay Line Calibration Register
  530. */
  531. #define SDRAM_DLCR_DCLM_MASK 0x80000000
  532. #define SDRAM_DLCR_DCLM_MANUAL 0x80000000
  533. #define SDRAM_DLCR_DCLM_AUTO 0x00000000
  534. #define SDRAM_DLCR_DLCR_MASK 0x08000000
  535. #define SDRAM_DLCR_DLCR_CALIBRATE 0x08000000
  536. #define SDRAM_DLCR_DLCR_IDLE 0x00000000
  537. #define SDRAM_DLCR_DLCS_MASK 0x07000000
  538. #define SDRAM_DLCR_DLCS_NOT_RUN 0x00000000
  539. #define SDRAM_DLCR_DLCS_IN_PROGRESS 0x01000000
  540. #define SDRAM_DLCR_DLCS_COMPLETE 0x02000000
  541. #define SDRAM_DLCR_DLCS_CONT_DONE 0x03000000
  542. #define SDRAM_DLCR_DLCS_ERROR 0x04000000
  543. #define SDRAM_DLCR_DLCV_MASK 0x000001FF
  544. #define SDRAM_DLCR_DLCV_ENCODE(n) ((((u32)(n))&0x1FF)<<0)
  545. #define SDRAM_DLCR_DLCV_DECODE(n) ((((u32)(n))>>0)&0x1FF)
  546. /*
  547. * SDRAM Memory On Die Terimination Control Register
  548. */
  549. #define SDRAM_MODT_ODTON_DISABLE PPC_REG_VAL(0, 0)
  550. #define SDRAM_MODT_ODTON_ENABLE PPC_REG_VAL(0, 1)
  551. #define SDRAM_MODT_EB1W_DISABLE PPC_REG_VAL(1, 0)
  552. #define SDRAM_MODT_EB1W_ENABLE PPC_REG_VAL(1, 1)
  553. #define SDRAM_MODT_EB1R_DISABLE PPC_REG_VAL(2, 0)
  554. #define SDRAM_MODT_EB1R_ENABLE PPC_REG_VAL(2, 1)
  555. #define SDRAM_MODT_EB0W_DISABLE PPC_REG_VAL(7, 0)
  556. #define SDRAM_MODT_EB0W_ENABLE PPC_REG_VAL(7, 1)
  557. #define SDRAM_MODT_EB0R_DISABLE PPC_REG_VAL(8, 0)
  558. #define SDRAM_MODT_EB0R_ENABLE PPC_REG_VAL(8, 1)
  559. /*
  560. * SDRAM Controller On Die Termination Register
  561. */
  562. #define SDRAM_CODT_ODT_ON PPC_REG_VAL(0, 1)
  563. #define SDRAM_CODT_ODT_OFF PPC_REG_VAL(0, 0)
  564. #define SDRAM_CODT_RK1W_ON PPC_REG_VAL(1, 1)
  565. #define SDRAM_CODT_RK1W_OFF PPC_REG_VAL(1, 0)
  566. #define SDRAM_CODT_RK1R_ON PPC_REG_VAL(2, 1)
  567. #define SDRAM_CODT_RK1R_OFF PPC_REG_VAL(2, 0)
  568. #define SDRAM_CODT_RK0W_ON PPC_REG_VAL(7, 1)
  569. #define SDRAM_CODT_RK0W_OFF PPC_REG_VAL(7, 0)
  570. #define SDRAM_CODT_RK0R_ON PPC_REG_VAL(8, 1)
  571. #define SDRAM_CODT_RK0R_OFF PPC_REG_VAL(8, 0)
  572. #define SDRAM_CODT_ODTSH_NORMAL PPC_REG_VAL(10, 0)
  573. #define SDRAM_CODT_ODTSH_REMOVE_ONE_AT_END PPC_REG_VAL(10, 1)
  574. #define SDRAM_CODT_ODTSH_ADD_ONE_AT_START PPC_REG_VAL(10, 2)
  575. #define SDRAM_CODT_ODTSH_SHIFT_ONE_EARLIER PPC_REG_VAL(10, 3)
  576. #define SDRAM_CODT_CODTZ_75OHM PPC_REG_VAL(11, 0)
  577. #define SDRAM_CODT_CKEG_ON PPC_REG_VAL(12, 1)
  578. #define SDRAM_CODT_CKEG_OFF PPC_REG_VAL(12, 0)
  579. #define SDRAM_CODT_CTLG_ON PPC_REG_VAL(13, 1)
  580. #define SDRAM_CODT_CTLG_OFF PPC_REG_VAL(13, 0)
  581. #define SDRAM_CODT_FBDG_ON PPC_REG_VAL(14, 1)
  582. #define SDRAM_CODT_FBDG_OFF PPC_REG_VAL(14, 0)
  583. #define SDRAM_CODT_FBRG_ON PPC_REG_VAL(15, 1)
  584. #define SDRAM_CODT_FBRG_OFF PPC_REG_VAL(15, 0)
  585. #define SDRAM_CODT_CKLZ_36OHM PPC_REG_VAL(18, 1)
  586. #define SDRAM_CODT_CKLZ_18OHM PPC_REG_VAL(18, 0)
  587. #define SDRAM_CODT_DQS_VOLTAGE_DDR_MASK PPC_REG_VAL(26, 1)
  588. #define SDRAM_CODT_DQS_2_5_V_DDR1 PPC_REG_VAL(26, 0)
  589. #define SDRAM_CODT_DQS_1_8_V_DDR2 PPC_REG_VAL(26, 1)
  590. #define SDRAM_CODT_DQS_MASK PPC_REG_VAL(27, 1)
  591. #define SDRAM_CODT_DQS_DIFFERENTIAL PPC_REG_VAL(27, 0)
  592. #define SDRAM_CODT_DQS_SINGLE_END PPC_REG_VAL(27, 1)
  593. #define SDRAM_CODT_CKSE_DIFFERENTIAL PPC_REG_VAL(28, 0)
  594. #define SDRAM_CODT_CKSE_SINGLE_END PPC_REG_VAL(28, 1)
  595. #define SDRAM_CODT_FEEBBACK_RCV_SINGLE_END PPC_REG_VAL(29, 1)
  596. #define SDRAM_CODT_FEEBBACK_DRV_SINGLE_END PPC_REG_VAL(30, 1)
  597. #define SDRAM_CODT_IO_HIZ PPC_REG_VAL(31, 0)
  598. #define SDRAM_CODT_IO_NMODE PPC_REG_VAL(31, 1)
  599. /*
  600. * SDRAM Initialization Preload Register
  601. */
  602. #define SDRAM_INITPLR_ENABLE PPC_REG_VAL(0, 1)
  603. #define SDRAM_INITPLR_DISABLE PPC_REG_VAL(0, 0)
  604. #define SDRAM_INITPLR_IMWT_MASK PPC_REG_VAL(8, 0xFF)
  605. #define SDRAM_INITPLR_IMWT_ENCODE(n) PPC_REG_VAL(8, \
  606. (static_cast(u32, \
  607. n)) \
  608. & 0xFF)
  609. #define SDRAM_INITPLR_ICMD_MASK PPC_REG_VAL(12, 0x7)
  610. #define SDRAM_INITPLR_ICMD_ENCODE(n) PPC_REG_VAL(12, \
  611. (static_cast(u32, \
  612. n)) \
  613. & 0x7)
  614. #define SDRAM_INITPLR_IBA_MASK PPC_REG_VAL(15, 0x7)
  615. #define SDRAM_INITPLR_IBA_ENCODE(n) PPC_REG_VAL(15, \
  616. (static_cast(u32, \
  617. n)) \
  618. & 0x7)
  619. #define SDRAM_INITPLR_IMA_MASK PPC_REG_VAL(31, 0x7FFF)
  620. #define SDRAM_INITPLR_IMA_ENCODE(n) PPC_REG_VAL(31, \
  621. (static_cast(u32, \
  622. n)) \
  623. & 0x7FFF)
  624. /*
  625. * JEDEC DDR Initialization Commands
  626. */
  627. #define JEDEC_CMD_NOP 7
  628. #define JEDEC_CMD_PRECHARGE 2
  629. #define JEDEC_CMD_REFRESH 1
  630. #define JEDEC_CMD_EMR 0
  631. #define JEDEC_CMD_READ 5
  632. #define JEDEC_CMD_WRITE 4
  633. /*
  634. * JEDEC Precharge Command Memory Address Arguments
  635. */
  636. #define JEDEC_MA_PRECHARGE_ONE (0 << 10)
  637. #define JEDEC_MA_PRECHARGE_ALL (1 << 10)
  638. /*
  639. * JEDEC DDR EMR Command Bank Address Arguments
  640. */
  641. #define JEDEC_BA_MR 0
  642. #define JEDEC_BA_EMR 1
  643. #define JEDEC_BA_EMR2 2
  644. #define JEDEC_BA_EMR3 3
  645. /*
  646. * JEDEC DDR Mode Register
  647. */
  648. #define JEDEC_MA_MR_PDMODE_FAST_EXIT (0 << 12)
  649. #define JEDEC_MA_MR_PDMODE_SLOW_EXIT (1 << 12)
  650. #define JEDEC_MA_MR_WR_MASK (0x7 << 9)
  651. #define JEDEC_MA_MR_WR_DDR1 (0x0 << 9)
  652. #define JEDEC_MA_MR_WR_DDR2_2_CYC (0x1 << 9)
  653. #define JEDEC_MA_MR_WR_DDR2_3_CYC (0x2 << 9)
  654. #define JEDEC_MA_MR_WR_DDR2_4_CYC (0x3 << 9)
  655. #define JEDEC_MA_MR_WR_DDR2_5_CYC (0x4 << 9)
  656. #define JEDEC_MA_MR_WR_DDR2_6_CYC (0x5 << 9)
  657. #define JEDEC_MA_MR_DLL_RESET (1 << 8)
  658. #define JEDEC_MA_MR_MODE_NORMAL (0 << 8)
  659. #define JEDEC_MA_MR_MODE_TEST (1 << 8)
  660. #define JEDEC_MA_MR_CL_MASK (0x7 << 4)
  661. #define JEDEC_MA_MR_CL_DDR1_2_0_CLK (0x2 << 4)
  662. #define JEDEC_MA_MR_CL_DDR1_2_5_CLK (0x6 << 4)
  663. #define JEDEC_MA_MR_CL_DDR1_3_0_CLK (0x3 << 4)
  664. #define JEDEC_MA_MR_CL_DDR2_2_0_CLK (0x2 << 4)
  665. #define JEDEC_MA_MR_CL_DDR2_3_0_CLK (0x3 << 4)
  666. #define JEDEC_MA_MR_CL_DDR2_4_0_CLK (0x4 << 4)
  667. #define JEDEC_MA_MR_CL_DDR2_5_0_CLK (0x5 << 4)
  668. #define JEDEC_MA_MR_CL_DDR2_6_0_CLK (0x6 << 4)
  669. #define JEDEC_MA_MR_CL_DDR2_7_0_CLK (0x7 << 4)
  670. #define JEDEC_MA_MR_BTYP_SEQUENTIAL (0 << 3)
  671. #define JEDEC_MA_MR_BTYP_INTERLEAVED (1 << 3)
  672. #define JEDEC_MA_MR_BLEN_MASK (0x7 << 0)
  673. #define JEDEC_MA_MR_BLEN_4 (2 << 0)
  674. #define JEDEC_MA_MR_BLEN_8 (3 << 0)
  675. /*
  676. * JEDEC DDR Extended Mode Register
  677. */
  678. #define JEDEC_MA_EMR_OUTPUT_MASK (1 << 12)
  679. #define JEDEC_MA_EMR_OUTPUT_ENABLE (0 << 12)
  680. #define JEDEC_MA_EMR_OUTPUT_DISABLE (1 << 12)
  681. #define JEDEC_MA_EMR_RQDS_MASK (1 << 11)
  682. #define JEDEC_MA_EMR_RDQS_DISABLE (0 << 11)
  683. #define JEDEC_MA_EMR_RDQS_ENABLE (1 << 11)
  684. #define JEDEC_MA_EMR_DQS_MASK (1 << 10)
  685. #define JEDEC_MA_EMR_DQS_DISABLE (1 << 10)
  686. #define JEDEC_MA_EMR_DQS_ENABLE (0 << 10)
  687. #define JEDEC_MA_EMR_OCD_MASK (0x7 << 7)
  688. #define JEDEC_MA_EMR_OCD_EXIT (0 << 7)
  689. #define JEDEC_MA_EMR_OCD_ENTER (7 << 7)
  690. #define JEDEC_MA_EMR_AL_DDR1_0_CYC (0 << 3)
  691. #define JEDEC_MA_EMR_AL_DDR2_1_CYC (1 << 3)
  692. #define JEDEC_MA_EMR_AL_DDR2_2_CYC (2 << 3)
  693. #define JEDEC_MA_EMR_AL_DDR2_3_CYC (3 << 3)
  694. #define JEDEC_MA_EMR_AL_DDR2_4_CYC (4 << 3)
  695. #define JEDEC_MA_EMR_RTT_MASK (0x11 << 2)
  696. #define JEDEC_MA_EMR_RTT_DISABLED (0x00 << 2)
  697. #define JEDEC_MA_EMR_RTT_75OHM (0x01 << 2)
  698. #define JEDEC_MA_EMR_RTT_150OHM (0x10 << 2)
  699. #define JEDEC_MA_EMR_RTT_50OHM (0x11 << 2)
  700. #define JEDEC_MA_EMR_ODS_MASK (1 << 1)
  701. #define JEDEC_MA_EMR_ODS_NORMAL (0 << 1)
  702. #define JEDEC_MA_EMR_ODS_WEAK (1 << 1)
  703. #define JEDEC_MA_EMR_DLL_MASK (1 << 0)
  704. #define JEDEC_MA_EMR_DLL_ENABLE (0 << 0)
  705. #define JEDEC_MA_EMR_DLL_DISABLE (1 << 0)
  706. /*
  707. * JEDEC DDR Extended Mode Register 2
  708. */
  709. #define JEDEC_MA_EMR2_TEMP_COMMERCIAL (0 << 7)
  710. #define JEDEC_MA_EMR2_TEMP_INDUSTRIAL (1 << 7)
  711. /*
  712. * SDRAM Mode Register (Corresponds 1:1 w/ JEDEC Mode Register)
  713. */
  714. #define SDRAM_MMODE_WR_MASK JEDEC_MA_MR_WR_MASK
  715. #define SDRAM_MMODE_WR_DDR1 JEDEC_MA_MR_WR_DDR1
  716. #define SDRAM_MMODE_WR_DDR2_2_CYC JEDEC_MA_MR_WR_DDR2_2_CYC
  717. #define SDRAM_MMODE_WR_DDR2_3_CYC JEDEC_MA_MR_WR_DDR2_3_CYC
  718. #define SDRAM_MMODE_WR_DDR2_4_CYC JEDEC_MA_MR_WR_DDR2_4_CYC
  719. #define SDRAM_MMODE_WR_DDR2_5_CYC JEDEC_MA_MR_WR_DDR2_5_CYC
  720. #define SDRAM_MMODE_WR_DDR2_6_CYC JEDEC_MA_MR_WR_DDR2_6_CYC
  721. #define SDRAM_MMODE_DCL_MASK JEDEC_MA_MR_CL_MASK
  722. #define SDRAM_MMODE_DCL_DDR1_2_0_CLK JEDEC_MA_MR_CL_DDR1_2_0_CLK
  723. #define SDRAM_MMODE_DCL_DDR1_2_5_CLK JEDEC_MA_MR_CL_DDR1_2_5_CLK
  724. #define SDRAM_MMODE_DCL_DDR1_3_0_CLK JEDEC_MA_MR_CL_DDR1_3_0_CLK
  725. #define SDRAM_MMODE_DCL_DDR2_2_0_CLK JEDEC_MA_MR_CL_DDR2_2_0_CLK
  726. #define SDRAM_MMODE_DCL_DDR2_3_0_CLK JEDEC_MA_MR_CL_DDR2_3_0_CLK
  727. #define SDRAM_MMODE_DCL_DDR2_4_0_CLK JEDEC_MA_MR_CL_DDR2_4_0_CLK
  728. #define SDRAM_MMODE_DCL_DDR2_5_0_CLK JEDEC_MA_MR_CL_DDR2_5_0_CLK
  729. #define SDRAM_MMODE_DCL_DDR2_6_0_CLK JEDEC_MA_MR_CL_DDR2_6_0_CLK
  730. #define SDRAM_MMODE_DCL_DDR2_7_0_CLK JEDEC_MA_MR_CL_DDR2_7_0_CLK
  731. #define SDRAM_MMODE_BTYP_SEQUENTIAL JEDEC_MA_MR_BTYP_SEQUENTIAL
  732. #define SDRAM_MMODE_BTYP_INTERLEAVED JEDEC_MA_MR_BTYP_INTERLEAVED
  733. #define SDRAM_MMODE_BLEN_MASK JEDEC_MA_MR_BLEN_MASK
  734. #define SDRAM_MMODE_BLEN_4 JEDEC_MA_MR_BLEN_4
  735. #define SDRAM_MMODE_BLEN_8 JEDEC_MA_MR_BLEN_8
  736. /*
  737. * SDRAM Extended Mode Register (Corresponds 1:1 w/ JEDEC Extended
  738. * Mode Register)
  739. */
  740. #define SDRAM_MEMODE_QOFF_MASK JEDEC_MA_EMR_OUTPUT_MASK
  741. #define SDRAM_MEMODE_QOFF_DISABLE JEDEC_MA_EMR_OUTPUT_DISABLE
  742. #define SDRAM_MEMODE_QOFF_ENABLE JEDEC_MA_EMR_OUTPUT_ENABLE
  743. #define SDRAM_MEMODE_RDQS_MASK JEDEC_MA_EMR_RQDS_MASK
  744. #define SDRAM_MEMODE_RDQS_DISABLE JEDEC_MA_EMR_RDQS_DISABLE
  745. #define SDRAM_MEMODE_RDQS_ENABLE JEDEC_MA_EMR_RDQS_ENABLE
  746. #define SDRAM_MEMODE_DQS_MASK JEDEC_MA_EMR_DQS_MASK
  747. #define SDRAM_MEMODE_DQS_DISABLE JEDEC_MA_EMR_DQS_DISABLE
  748. #define SDRAM_MEMODE_DQS_ENABLE JEDEC_MA_EMR_DQS_ENABLE
  749. #define SDRAM_MEMODE_AL_DDR1_0_CYC JEDEC_MA_EMR_AL_DDR1_0_CYC
  750. #define SDRAM_MEMODE_AL_DDR2_1_CYC JEDEC_MA_EMR_AL_DDR2_1_CYC
  751. #define SDRAM_MEMODE_AL_DDR2_2_CYC JEDEC_MA_EMR_AL_DDR2_2_CYC
  752. #define SDRAM_MEMODE_AL_DDR2_3_CYC JEDEC_MA_EMR_AL_DDR2_3_CYC
  753. #define SDRAM_MEMODE_AL_DDR2_4_CYC JEDEC_MA_EMR_AL_DDR2_4_CYC
  754. #define SDRAM_MEMODE_RTT_MASK JEDEC_MA_EMR_RTT_MASK
  755. #define SDRAM_MEMODE_RTT_DISABLED JEDEC_MA_EMR_RTT_DISABLED
  756. #define SDRAM_MEMODE_RTT_75OHM JEDEC_MA_EMR_RTT_75OHM
  757. #define SDRAM_MEMODE_RTT_150OHM JEDEC_MA_EMR_RTT_150OHM
  758. #define SDRAM_MEMODE_RTT_50OHM JEDEC_MA_EMR_RTT_50OHM
  759. #define SDRAM_MEMODE_DIC_MASK JEDEC_MA_EMR_ODS_MASK
  760. #define SDRAM_MEMODE_DIC_NORMAL JEDEC_MA_EMR_ODS_NORMAL
  761. #define SDRAM_MEMODE_DIC_WEAK JEDEC_MA_EMR_ODS_WEAK
  762. #define SDRAM_MEMODE_DLL_MASK JEDEC_MA_EMR_DLL_MASK
  763. #define SDRAM_MEMODE_DLL_DISABLE JEDEC_MA_EMR_DLL_DISABLE
  764. #define SDRAM_MEMODE_DLL_ENABLE JEDEC_MA_EMR_DLL_ENABLE
  765. /*
  766. * SDRAM Clock Timing Register
  767. */
  768. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  769. #define SDRAM_CLKTR_CLKP_0_DEG 0x00000000
  770. #define SDRAM_CLKTR_CLKP_180_DEG_ADV 0x80000000
  771. #define SDRAM_CLKTR_CLKP_90_DEG_ADV 0x40000000
  772. #define SDRAM_CLKTR_CLKP_270_DEG_ADV 0xC0000000
  773. /*
  774. * SDRAM Write Timing Register
  775. */
  776. #define SDRAM_WRDTR_LLWP_MASK 0x10000000
  777. #define SDRAM_WRDTR_LLWP_DIS 0x10000000
  778. #define SDRAM_WRDTR_LLWP_1_CYC 0x00000000
  779. #define SDRAM_WRDTR_WTR_MASK 0x0E000000
  780. #define SDRAM_WRDTR_WTR_0_DEG 0x06000000
  781. #define SDRAM_WRDTR_WTR_90_DEG_ADV 0x04000000
  782. #define SDRAM_WRDTR_WTR_180_DEG_ADV 0x02000000
  783. #define SDRAM_WRDTR_WTR_270_DEG_ADV 0x00000000
  784. /*
  785. * SDRAM SDTR1 Options
  786. */
  787. #define SDRAM_SDTR1_LDOF_MASK 0x80000000
  788. #define SDRAM_SDTR1_LDOF_1_CLK 0x00000000
  789. #define SDRAM_SDTR1_LDOF_2_CLK 0x80000000
  790. #define SDRAM_SDTR1_RTW_MASK 0x00F00000
  791. #define SDRAM_SDTR1_RTW_2_CLK 0x00200000
  792. #define SDRAM_SDTR1_RTW_3_CLK 0x00300000
  793. #define SDRAM_SDTR1_WTWO_MASK 0x000F0000
  794. #define SDRAM_SDTR1_WTWO_0_CLK 0x00000000
  795. #define SDRAM_SDTR1_WTWO_1_CLK 0x00010000
  796. #define SDRAM_SDTR1_RTRO_MASK 0x0000F000
  797. #define SDRAM_SDTR1_RTRO_1_CLK 0x00001000
  798. #define SDRAM_SDTR1_RTRO_2_CLK 0x00002000
  799. /*
  800. * SDRAM SDTR2 Options
  801. */
  802. #define SDRAM_SDTR2_RCD_MASK 0xF0000000
  803. #define SDRAM_SDTR2_RCD_1_CLK 0x10000000
  804. #define SDRAM_SDTR2_RCD_2_CLK 0x20000000
  805. #define SDRAM_SDTR2_RCD_3_CLK 0x30000000
  806. #define SDRAM_SDTR2_RCD_4_CLK 0x40000000
  807. #define SDRAM_SDTR2_RCD_5_CLK 0x50000000
  808. #define SDRAM_SDTR2_WTR_MASK 0x0F000000
  809. #define SDRAM_SDTR2_WTR_1_CLK 0x01000000
  810. #define SDRAM_SDTR2_WTR_2_CLK 0x02000000
  811. #define SDRAM_SDTR2_WTR_3_CLK 0x03000000
  812. #define SDRAM_SDTR2_WTR_4_CLK 0x04000000
  813. #define SDRAM_SDTR3_WTR_ENCODE(n) ((((u32)(n))&0xF)<<24)
  814. #define SDRAM_SDTR2_XSNR_MASK 0x00FF0000
  815. #define SDRAM_SDTR2_XSNR_8_CLK 0x00080000
  816. #define SDRAM_SDTR2_XSNR_16_CLK 0x00100000
  817. #define SDRAM_SDTR2_XSNR_32_CLK 0x00200000
  818. #define SDRAM_SDTR2_XSNR_64_CLK 0x00400000
  819. #define SDRAM_SDTR2_WPC_MASK 0x0000F000
  820. #define SDRAM_SDTR2_WPC_2_CLK 0x00002000
  821. #define SDRAM_SDTR2_WPC_3_CLK 0x00003000
  822. #define SDRAM_SDTR2_WPC_4_CLK 0x00004000
  823. #define SDRAM_SDTR2_WPC_5_CLK 0x00005000
  824. #define SDRAM_SDTR2_WPC_6_CLK 0x00006000
  825. #define SDRAM_SDTR3_WPC_ENCODE(n) ((((u32)(n))&0xF)<<12)
  826. #define SDRAM_SDTR2_RPC_MASK 0x00000F00
  827. #define SDRAM_SDTR2_RPC_2_CLK 0x00000200
  828. #define SDRAM_SDTR2_RPC_3_CLK 0x00000300
  829. #define SDRAM_SDTR2_RPC_4_CLK 0x00000400
  830. #define SDRAM_SDTR2_RP_MASK 0x000000F0
  831. #define SDRAM_SDTR2_RP_3_CLK 0x00000030
  832. #define SDRAM_SDTR2_RP_4_CLK 0x00000040
  833. #define SDRAM_SDTR2_RP_5_CLK 0x00000050
  834. #define SDRAM_SDTR2_RP_6_CLK 0x00000060
  835. #define SDRAM_SDTR2_RP_7_CLK 0x00000070
  836. #define SDRAM_SDTR2_RRD_MASK 0x0000000F
  837. #define SDRAM_SDTR2_RRD_2_CLK 0x00000002
  838. #define SDRAM_SDTR2_RRD_3_CLK 0x00000003
  839. /*
  840. * SDRAM SDTR3 Options
  841. */
  842. #define SDRAM_SDTR3_RAS_MASK 0x1F000000
  843. #define SDRAM_SDTR3_RAS_ENCODE(n) ((((u32)(n))&0x1F)<<24)
  844. #define SDRAM_SDTR3_RC_MASK 0x001F0000
  845. #define SDRAM_SDTR3_RC_ENCODE(n) ((((u32)(n))&0x1F)<<16)
  846. #define SDRAM_SDTR3_XCS_MASK 0x00001F00
  847. #define SDRAM_SDTR3_XCS 0x00000D00
  848. #define SDRAM_SDTR3_RFC_MASK 0x0000003F
  849. #define SDRAM_SDTR3_RFC_ENCODE(n) ((((u32)(n))&0x3F)<<0)
  850. /*
  851. * ECC Error Status
  852. */
  853. #define SDRAM_ECCES_MASK PPC_REG_VAL(21, 0x3FFFFF)
  854. #define SDRAM_ECCES_BNCE_MASK PPC_REG_VAL(15, 0xFFFF)
  855. #define SDRAM_ECCES_BNCE_ENCODE(lane) PPC_REG_VAL(((lane) & 0xF), 1)
  856. #define SDRAM_ECCES_CKBER_MASK PPC_REG_VAL(17, 0x3)
  857. #define SDRAM_ECCES_CKBER_NONE PPC_REG_VAL(17, 0)
  858. #define SDRAM_ECCES_CKBER_16_ECC_0_3 PPC_REG_VAL(17, 2)
  859. #define SDRAM_ECCES_CKBER_32_ECC_0_3 PPC_REG_VAL(17, 1)
  860. #define SDRAM_ECCES_CKBER_32_ECC_4_8 PPC_REG_VAL(17, 2)
  861. #define SDRAM_ECCES_CKBER_32_ECC_0_8 PPC_REG_VAL(17, 3)
  862. #define SDRAM_ECCES_CE PPC_REG_VAL(18, 1)
  863. #define SDRAM_ECCES_UE PPC_REG_VAL(19, 1)
  864. #define SDRAM_ECCES_BKNER_MASK PPC_REG_VAL(21, 0x3)
  865. #define SDRAM_ECCES_BK0ER PPC_REG_VAL(20, 1)
  866. #define SDRAM_ECCES_BK1ER PPC_REG_VAL(21, 1)
  867. /*
  868. * Memory Bank 0-1 configuration
  869. */
  870. #define SDRAM_BXCF_M_AM_MASK 0x00000F00 /* Addressing mode */
  871. #define SDRAM_BXCF_M_AM_0 0x00000000 /* Mode 0 */
  872. #define SDRAM_BXCF_M_AM_1 0x00000100 /* Mode 1 */
  873. #define SDRAM_BXCF_M_AM_2 0x00000200 /* Mode 2 */
  874. #define SDRAM_BXCF_M_AM_3 0x00000300 /* Mode 3 */
  875. #define SDRAM_BXCF_M_AM_4 0x00000400 /* Mode 4 */
  876. #define SDRAM_BXCF_M_AM_5 0x00000500 /* Mode 5 */
  877. #define SDRAM_BXCF_M_AM_6 0x00000600 /* Mode 6 */
  878. #define SDRAM_BXCF_M_AM_7 0x00000700 /* Mode 7 */
  879. #define SDRAM_BXCF_M_AM_8 0x00000800 /* Mode 8 */
  880. #define SDRAM_BXCF_M_AM_9 0x00000900 /* Mode 9 */
  881. #define SDRAM_BXCF_M_BE_MASK 0x00000001 /* Memory Bank Enable */
  882. #define SDRAM_BXCF_M_BE_DISABLE 0x00000000 /* Memory Bank Enable */
  883. #define SDRAM_BXCF_M_BE_ENABLE 0x00000001 /* Memory Bank Enable */
  884. #define SDRAM_RTSR_TRK1SM_MASK 0xC0000000 /* Tracking State Mach 1*/
  885. #define SDRAM_RTSR_TRK1SM_ATBASE 0x00000000 /* atbase state */
  886. #define SDRAM_RTSR_TRK1SM_MISSED 0x40000000 /* missed state */
  887. #define SDRAM_RTSR_TRK1SM_ATPLS1 0x80000000 /* atpls1 state */
  888. #define SDRAM_RTSR_TRK1SM_RESET 0xC0000000 /* reset state */
  889. #define SDR0_MFR_FIXD 0x10000000 /* Workaround for PCI/DMA */
  890. #endif /* CONFIG_SDRAM_PPC4xx_IBM_DDR2 */
  891. #if defined(CONFIG_SDRAM_PPC4xx_DENALI_DDR2)
  892. /*
  893. * SDRAM Controller
  894. */
  895. #define DDR0_00 0x00
  896. #define DDR0_00_INT_ACK_MASK 0x7F000000 /* Write only */
  897. #define DDR0_00_INT_ACK_ALL 0x7F000000
  898. #define DDR0_00_INT_ACK_ENCODE(n) ((((u32)(n))&0x7F)<<24)
  899. #define DDR0_00_INT_ACK_DECODE(n) ((((u32)(n))>>24)&0x7F)
  900. /* Status */
  901. #define DDR0_00_INT_STATUS_MASK 0x00FF0000 /* Read only */
  902. /* Bit0. A single access outside the defined PHYSICAL memory space detected. */
  903. #define DDR0_00_INT_STATUS_BIT0 0x00010000
  904. /* Bit1. Multiple accesses outside the defined PHYSICAL memory space detected. */
  905. #define DDR0_00_INT_STATUS_BIT1 0x00020000
  906. /* Bit2. Single correctable ECC event detected */
  907. #define DDR0_00_INT_STATUS_BIT2 0x00040000
  908. /* Bit3. Multiple correctable ECC events detected. */
  909. #define DDR0_00_INT_STATUS_BIT3 0x00080000
  910. /* Bit4. Single uncorrectable ECC event detected. */
  911. #define DDR0_00_INT_STATUS_BIT4 0x00100000
  912. /* Bit5. Multiple uncorrectable ECC events detected. */
  913. #define DDR0_00_INT_STATUS_BIT5 0x00200000
  914. /* Bit6. DRAM initialization complete. */
  915. #define DDR0_00_INT_STATUS_BIT6 0x00400000
  916. /* Bit7. Logical OR of all lower bits. */
  917. #define DDR0_00_INT_STATUS_BIT7 0x00800000
  918. #define DDR0_00_INT_STATUS_ENCODE(n) ((((u32)(n))&0xFF)<<16)
  919. #define DDR0_00_INT_STATUS_DECODE(n) ((((u32)(n))>>16)&0xFF)
  920. #define DDR0_00_DLL_INCREMENT_MASK 0x00007F00
  921. #define DDR0_00_DLL_INCREMENT_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  922. #define DDR0_00_DLL_INCREMENT_DECODE(n) ((((u32)(n))>>8)&0x7F)
  923. #define DDR0_00_DLL_START_POINT_MASK 0x0000007F
  924. #define DDR0_00_DLL_START_POINT_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  925. #define DDR0_00_DLL_START_POINT_DECODE(n) ((((u32)(n))>>0)&0x7F)
  926. #define DDR0_01 0x01
  927. #define DDR0_01_PLB0_DB_CS_LOWER_MASK 0x1F000000
  928. #define DDR0_01_PLB0_DB_CS_LOWER_ENCODE(n) ((((u32)(n))&0x1F)<<24)
  929. #define DDR0_01_PLB0_DB_CS_LOWER_DECODE(n) ((((u32)(n))>>24)&0x1F)
  930. #define DDR0_01_PLB0_DB_CS_UPPER_MASK 0x001F0000
  931. #define DDR0_01_PLB0_DB_CS_UPPER_ENCODE(n) ((((u32)(n))&0x1F)<<16)
  932. #define DDR0_01_PLB0_DB_CS_UPPER_DECODE(n) ((((u32)(n))>>16)&0x1F)
  933. #define DDR0_01_OUT_OF_RANGE_TYPE_MASK 0x00000700 /* Read only */
  934. #define DDR0_01_OUT_OF_RANGE_TYPE_ENCODE(n) ((((u32)(n))&0x7)<<8)
  935. #define DDR0_01_OUT_OF_RANGE_TYPE_DECODE(n) ((((u32)(n))>>8)&0x7)
  936. #define DDR0_01_INT_MASK_MASK 0x000000FF
  937. #define DDR0_01_INT_MASK_ENCODE(n) ((((u32)(n))&0xFF)<<0)
  938. #define DDR0_01_INT_MASK_DECODE(n) ((((u32)(n))>>0)&0xFF)
  939. #define DDR0_01_INT_MASK_ALL_ON 0x000000FF
  940. #define DDR0_01_INT_MASK_ALL_OFF 0x00000000
  941. #define DDR0_02 0x02
  942. #define DDR0_02_MAX_CS_REG_MASK 0x02000000 /* Read only */
  943. #define DDR0_02_MAX_CS_REG_ENCODE(n) ((((u32)(n))&0x2)<<24)
  944. #define DDR0_02_MAX_CS_REG_DECODE(n) ((((u32)(n))>>24)&0x2)
  945. #define DDR0_02_MAX_COL_REG_MASK 0x000F0000 /* Read only */
  946. #define DDR0_02_MAX_COL_REG_ENCODE(n) ((((u32)(n))&0xF)<<16)
  947. #define DDR0_02_MAX_COL_REG_DECODE(n) ((((u32)(n))>>16)&0xF)
  948. #define DDR0_02_MAX_ROW_REG_MASK 0x00000F00 /* Read only */
  949. #define DDR0_02_MAX_ROW_REG_ENCODE(n) ((((u32)(n))&0xF)<<8)
  950. #define DDR0_02_MAX_ROW_REG_DECODE(n) ((((u32)(n))>>8)&0xF)
  951. #define DDR0_02_START_MASK 0x00000001
  952. #define DDR0_02_START_ENCODE(n) ((((u32)(n))&0x1)<<0)
  953. #define DDR0_02_START_DECODE(n) ((((u32)(n))>>0)&0x1)
  954. #define DDR0_02_START_OFF 0x00000000
  955. #define DDR0_02_START_ON 0x00000001
  956. #define DDR0_03 0x03
  957. #define DDR0_03_BSTLEN_MASK 0x07000000
  958. #define DDR0_03_BSTLEN_ENCODE(n) ((((u32)(n))&0x7)<<24)
  959. #define DDR0_03_BSTLEN_DECODE(n) ((((u32)(n))>>24)&0x7)
  960. #define DDR0_03_CASLAT_MASK 0x00070000
  961. #define DDR0_03_CASLAT_ENCODE(n) ((((u32)(n))&0x7)<<16)
  962. #define DDR0_03_CASLAT_DECODE(n) ((((u32)(n))>>16)&0x7)
  963. #define DDR0_03_CASLAT_LIN_MASK 0x00000F00
  964. #define DDR0_03_CASLAT_LIN_ENCODE(n) ((((u32)(n))&0xF)<<8)
  965. #define DDR0_03_CASLAT_LIN_DECODE(n) ((((u32)(n))>>8)&0xF)
  966. #define DDR0_03_INITAREF_MASK 0x0000000F
  967. #define DDR0_03_INITAREF_ENCODE(n) ((((u32)(n))&0xF)<<0)
  968. #define DDR0_03_INITAREF_DECODE(n) ((((u32)(n))>>0)&0xF)
  969. #define DDR0_04 0x04
  970. #define DDR0_04_TRC_MASK 0x1F000000
  971. #define DDR0_04_TRC_ENCODE(n) ((((u32)(n))&0x1F)<<24)
  972. #define DDR0_04_TRC_DECODE(n) ((((u32)(n))>>24)&0x1F)
  973. #define DDR0_04_TRRD_MASK 0x00070000
  974. #define DDR0_04_TRRD_ENCODE(n) ((((u32)(n))&0x7)<<16)
  975. #define DDR0_04_TRRD_DECODE(n) ((((u32)(n))>>16)&0x7)
  976. #define DDR0_04_TRTP_MASK 0x00000700
  977. #define DDR0_04_TRTP_ENCODE(n) ((((u32)(n))&0x7)<<8)
  978. #define DDR0_04_TRTP_DECODE(n) ((((u32)(n))>>8)&0x7)
  979. #define DDR0_05 0x05
  980. #define DDR0_05_TMRD_MASK 0x1F000000
  981. #define DDR0_05_TMRD_ENCODE(n) ((((u32)(n))&0x1F)<<24)
  982. #define DDR0_05_TMRD_DECODE(n) ((((u32)(n))>>24)&0x1F)
  983. #define DDR0_05_TEMRS_MASK 0x00070000
  984. #define DDR0_05_TEMRS_ENCODE(n) ((((u32)(n))&0x7)<<16)
  985. #define DDR0_05_TEMRS_DECODE(n) ((((u32)(n))>>16)&0x7)
  986. #define DDR0_05_TRP_MASK 0x00000F00
  987. #define DDR0_05_TRP_ENCODE(n) ((((u32)(n))&0xF)<<8)
  988. #define DDR0_05_TRP_DECODE(n) ((((u32)(n))>>8)&0xF)
  989. #define DDR0_05_TRAS_MIN_MASK 0x000000FF
  990. #define DDR0_05_TRAS_MIN_ENCODE(n) ((((u32)(n))&0xFF)<<0)
  991. #define DDR0_05_TRAS_MIN_DECODE(n) ((((u32)(n))>>0)&0xFF)
  992. #define DDR0_06 0x06
  993. #define DDR0_06_WRITEINTERP_MASK 0x01000000
  994. #define DDR0_06_WRITEINTERP_ENCODE(n) ((((u32)(n))&0x1)<<24)
  995. #define DDR0_06_WRITEINTERP_DECODE(n) ((((u32)(n))>>24)&0x1)
  996. #define DDR0_06_TWTR_MASK 0x00070000
  997. #define DDR0_06_TWTR_ENCODE(n) ((((u32)(n))&0x7)<<16)
  998. #define DDR0_06_TWTR_DECODE(n) ((((u32)(n))>>16)&0x7)
  999. #define DDR0_06_TDLL_MASK 0x0000FF00
  1000. #define DDR0_06_TDLL_ENCODE(n) ((((u32)(n))&0xFF)<<8)
  1001. #define DDR0_06_TDLL_DECODE(n) ((((u32)(n))>>8)&0xFF)
  1002. #define DDR0_06_TRFC_MASK 0x0000007F
  1003. #define DDR0_06_TRFC_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  1004. #define DDR0_06_TRFC_DECODE(n) ((((u32)(n))>>0)&0x7F)
  1005. #define DDR0_07 0x07
  1006. #define DDR0_07_NO_CMD_INIT_MASK 0x01000000
  1007. #define DDR0_07_NO_CMD_INIT_ENCODE(n) ((((u32)(n))&0x1)<<24)
  1008. #define DDR0_07_NO_CMD_INIT_DECODE(n) ((((u32)(n))>>24)&0x1)
  1009. #define DDR0_07_TFAW_MASK 0x001F0000
  1010. #define DDR0_07_TFAW_ENCODE(n) ((((u32)(n))&0x1F)<<16)
  1011. #define DDR0_07_TFAW_DECODE(n) ((((u32)(n))>>16)&0x1F)
  1012. #define DDR0_07_AUTO_REFRESH_MODE_MASK 0x00000100
  1013. #define DDR0_07_AUTO_REFRESH_MODE_ENCODE(n) ((((u32)(n))&0x1)<<8)
  1014. #define DDR0_07_AUTO_REFRESH_MODE_DECODE(n) ((((u32)(n))>>8)&0x1)
  1015. #define DDR0_07_AREFRESH_MASK 0x00000001
  1016. #define DDR0_07_AREFRESH_ENCODE(n) ((((u32)(n))&0x1)<<0)
  1017. #define DDR0_07_AREFRESH_DECODE(n) ((((u32)(n))>>0)&0x1)
  1018. #define DDR0_08 0x08
  1019. #define DDR0_08_WRLAT_MASK 0x07000000
  1020. #define DDR0_08_WRLAT_ENCODE(n) ((((u32)(n))&0x7)<<24)
  1021. #define DDR0_08_WRLAT_DECODE(n) ((((u32)(n))>>24)&0x7)
  1022. #define DDR0_08_TCPD_MASK 0x00FF0000
  1023. #define DDR0_08_TCPD_ENCODE(n) ((((u32)(n))&0xFF)<<16)
  1024. #define DDR0_08_TCPD_DECODE(n) ((((u32)(n))>>16)&0xFF)
  1025. #define DDR0_08_DQS_N_EN_MASK 0x00000100
  1026. #define DDR0_08_DQS_N_EN_ENCODE(n) ((((u32)(n))&0x1)<<8)
  1027. #define DDR0_08_DQS_N_EN_DECODE(n) ((((u32)(n))>>8)&0x1)
  1028. #define DDR0_08_DDRII_SDRAM_MODE_MASK 0x00000001
  1029. #define DDR0_08_DDRII_ENCODE(n) ((((u32)(n))&0x1)<<0)
  1030. #define DDR0_08_DDRII_DECODE(n) ((((u32)(n))>>0)&0x1)
  1031. #define DDR0_09 0x09
  1032. #define DDR0_09_OCD_ADJUST_PDN_CS_0_MASK 0x1F000000
  1033. #define DDR0_09_OCD_ADJUST_PDN_CS_0_ENCODE(n) ((((u32)(n))&0x1F)<<24)
  1034. #define DDR0_09_OCD_ADJUST_PDN_CS_0_DECODE(n) ((((u32)(n))>>24)&0x1F)
  1035. #define DDR0_09_RTT_0_MASK 0x00030000
  1036. #define DDR0_09_RTT_0_ENCODE(n) ((((u32)(n))&0x3)<<16)
  1037. #define DDR0_09_RTT_0_DECODE(n) ((((u32)(n))>>16)&0x3)
  1038. #define DDR0_09_WR_DQS_SHIFT_BYPASS_MASK 0x00007F00
  1039. #define DDR0_09_WR_DQS_SHIFT_BYPASS_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  1040. #define DDR0_09_WR_DQS_SHIFT_BYPASS_DECODE(n) ((((u32)(n))>>8)&0x7F)
  1041. #define DDR0_09_WR_DQS_SHIFT_MASK 0x0000007F
  1042. #define DDR0_09_WR_DQS_SHIFT_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  1043. #define DDR0_09_WR_DQS_SHIFT_DECODE(n) ((((u32)(n))>>0)&0x7F)
  1044. #define DDR0_10 0x0A
  1045. #define DDR0_10_WRITE_MODEREG_MASK 0x00010000 /* Write only */
  1046. #define DDR0_10_WRITE_MODEREG_ENCODE(n) ((((u32)(n))&0x1)<<16)
  1047. #define DDR0_10_WRITE_MODEREG_DECODE(n) ((((u32)(n))>>16)&0x1)
  1048. #define DDR0_10_CS_MAP_MASK 0x00000300
  1049. #define DDR0_10_CS_MAP_NO_MEM 0x00000000
  1050. #define DDR0_10_CS_MAP_RANK0_INSTALLED 0x00000100
  1051. #define DDR0_10_CS_MAP_RANK1_INSTALLED 0x00000200
  1052. #define DDR0_10_CS_MAP_ENCODE(n) ((((u32)(n))&0x3)<<8)
  1053. #define DDR0_10_CS_MAP_DECODE(n) ((((u32)(n))>>8)&0x3)
  1054. #define DDR0_10_OCD_ADJUST_PUP_CS_0_MASK 0x0000001F
  1055. #define DDR0_10_OCD_ADJUST_PUP_CS_0_ENCODE(n) ((((u32)(n))&0x1F)<<0)
  1056. #define DDR0_10_OCD_ADJUST_PUP_CS_0_DECODE(n) ((((u32)(n))>>0)&0x1F)
  1057. #define DDR0_11 0x0B
  1058. #define DDR0_11_SREFRESH_MASK 0x01000000
  1059. #define DDR0_11_SREFRESH_ENCODE(n) ((((u32)(n))&0x1)<<24)
  1060. #define DDR0_11_SREFRESH_DECODE(n) ((((u32)(n))>>24)&0x1F)
  1061. #define DDR0_11_TXSNR_MASK 0x00FF0000
  1062. #define DDR0_11_TXSNR_ENCODE(n) ((((u32)(n))&0xFF)<<16)
  1063. #define DDR0_11_TXSNR_DECODE(n) ((((u32)(n))>>16)&0xFF)
  1064. #define DDR0_11_TXSR_MASK 0x0000FF00
  1065. #define DDR0_11_TXSR_ENCODE(n) ((((u32)(n))&0xFF)<<8)
  1066. #define DDR0_11_TXSR_DECODE(n) ((((u32)(n))>>8)&0xFF)
  1067. #define DDR0_12 0x0C
  1068. #define DDR0_12_TCKE_MASK 0x0000007
  1069. #define DDR0_12_TCKE_ENCODE(n) ((((u32)(n))&0x7)<<0)
  1070. #define DDR0_12_TCKE_DECODE(n) ((((u32)(n))>>0)&0x7)
  1071. #define DDR0_14 0x0E
  1072. #define DDR0_14_DLL_BYPASS_MODE_MASK 0x01000000
  1073. #define DDR0_14_DLL_BYPASS_MODE_ENCODE(n) ((((u32)(n))&0x1)<<24)
  1074. #define DDR0_14_DLL_BYPASS_MODE_DECODE(n) ((((u32)(n))>>24)&0x1)
  1075. #define DDR0_14_REDUC_MASK 0x00010000
  1076. #define DDR0_14_REDUC_64BITS 0x00000000
  1077. #define DDR0_14_REDUC_32BITS 0x00010000
  1078. #define DDR0_14_REDUC_ENCODE(n) ((((u32)(n))&0x1)<<16)
  1079. #define DDR0_14_REDUC_DECODE(n) ((((u32)(n))>>16)&0x1)
  1080. #define DDR0_14_REG_DIMM_ENABLE_MASK 0x00000100
  1081. #define DDR0_14_REG_DIMM_ENABLE_ENCODE(n) ((((u32)(n))&0x1)<<8)
  1082. #define DDR0_14_REG_DIMM_ENABLE_DECODE(n) ((((u32)(n))>>8)&0x1)
  1083. #define DDR0_17 0x11
  1084. #define DDR0_17_DLL_DQS_DELAY_0_MASK 0x7F000000
  1085. #define DDR0_17_DLL_DQS_DELAY_0_ENCODE(n) ((((u32)(n))&0x7F)<<24)
  1086. #define DDR0_17_DLL_DQS_DELAY_0_DECODE(n) ((((u32)(n))>>24)&0x7F)
  1087. #define DDR0_17_DLLLOCKREG_MASK 0x00010000 /* Read only */
  1088. #define DDR0_17_DLLLOCKREG_LOCKED 0x00010000
  1089. #define DDR0_17_DLLLOCKREG_UNLOCKED 0x00000000
  1090. #define DDR0_17_DLLLOCKREG_ENCODE(n) ((((u32)(n))&0x1)<<16)
  1091. #define DDR0_17_DLLLOCKREG_DECODE(n) ((((u32)(n))>>16)&0x1)
  1092. #define DDR0_17_DLL_LOCK_MASK 0x00007F00 /* Read only */
  1093. #define DDR0_17_DLL_LOCK_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  1094. #define DDR0_17_DLL_LOCK_DECODE(n) ((((u32)(n))>>8)&0x7F)
  1095. #define DDR0_18 0x12
  1096. #define DDR0_18_DLL_DQS_DELAY_X_MASK 0x7F7F7F7F
  1097. #define DDR0_18_DLL_DQS_DELAY_4_MASK 0x7F000000
  1098. #define DDR0_18_DLL_DQS_DELAY_4_ENCODE(n) ((((u32)(n))&0x7F)<<24)
  1099. #define DDR0_18_DLL_DQS_DELAY_4_DECODE(n) ((((u32)(n))>>24)&0x7F)
  1100. #define DDR0_18_DLL_DQS_DELAY_3_MASK 0x007F0000
  1101. #define DDR0_18_DLL_DQS_DELAY_3_ENCODE(n) ((((u32)(n))&0x7F)<<16)
  1102. #define DDR0_18_DLL_DQS_DELAY_3_DECODE(n) ((((u32)(n))>>16)&0x7F)
  1103. #define DDR0_18_DLL_DQS_DELAY_2_MASK 0x00007F00
  1104. #define DDR0_18_DLL_DQS_DELAY_2_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  1105. #define DDR0_18_DLL_DQS_DELAY_2_DECODE(n) ((((u32)(n))>>8)&0x7F)
  1106. #define DDR0_18_DLL_DQS_DELAY_1_MASK 0x0000007F
  1107. #define DDR0_18_DLL_DQS_DELAY_1_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  1108. #define DDR0_18_DLL_DQS_DELAY_1_DECODE(n) ((((u32)(n))>>0)&0x7F)
  1109. #define DDR0_19 0x13
  1110. #define DDR0_19_DLL_DQS_DELAY_X_MASK 0x7F7F7F7F
  1111. #define DDR0_19_DLL_DQS_DELAY_8_MASK 0x7F000000
  1112. #define DDR0_19_DLL_DQS_DELAY_8_ENCODE(n) ((((u32)(n))&0x7F)<<24)
  1113. #define DDR0_19_DLL_DQS_DELAY_8_DECODE(n) ((((u32)(n))>>24)&0x7F)
  1114. #define DDR0_19_DLL_DQS_DELAY_7_MASK 0x007F0000
  1115. #define DDR0_19_DLL_DQS_DELAY_7_ENCODE(n) ((((u32)(n))&0x7F)<<16)
  1116. #define DDR0_19_DLL_DQS_DELAY_7_DECODE(n) ((((u32)(n))>>16)&0x7F)
  1117. #define DDR0_19_DLL_DQS_DELAY_6_MASK 0x00007F00
  1118. #define DDR0_19_DLL_DQS_DELAY_6_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  1119. #define DDR0_19_DLL_DQS_DELAY_6_DECODE(n) ((((u32)(n))>>8)&0x7F)
  1120. #define DDR0_19_DLL_DQS_DELAY_5_MASK 0x0000007F
  1121. #define DDR0_19_DLL_DQS_DELAY_5_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  1122. #define DDR0_19_DLL_DQS_DELAY_5_DECODE(n) ((((u32)(n))>>0)&0x7F)
  1123. #define DDR0_20 0x14
  1124. #define DDR0_20_DLL_DQS_BYPASS_3_MASK 0x7F000000
  1125. #define DDR0_20_DLL_DQS_BYPASS_3_ENCODE(n) ((((u32)(n))&0x7F)<<24)
  1126. #define DDR0_20_DLL_DQS_BYPASS_3_DECODE(n) ((((u32)(n))>>24)&0x7F)
  1127. #define DDR0_20_DLL_DQS_BYPASS_2_MASK 0x007F0000
  1128. #define DDR0_20_DLL_DQS_BYPASS_2_ENCODE(n) ((((u32)(n))&0x7F)<<16)
  1129. #define DDR0_20_DLL_DQS_BYPASS_2_DECODE(n) ((((u32)(n))>>16)&0x7F)
  1130. #define DDR0_20_DLL_DQS_BYPASS_1_MASK 0x00007F00
  1131. #define DDR0_20_DLL_DQS_BYPASS_1_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  1132. #define DDR0_20_DLL_DQS_BYPASS_1_DECODE(n) ((((u32)(n))>>8)&0x7F)
  1133. #define DDR0_20_DLL_DQS_BYPASS_0_MASK 0x0000007F
  1134. #define DDR0_20_DLL_DQS_BYPASS_0_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  1135. #define DDR0_20_DLL_DQS_BYPASS_0_DECODE(n) ((((u32)(n))>>0)&0x7F)
  1136. #define DDR0_21 0x15
  1137. #define DDR0_21_DLL_DQS_BYPASS_7_MASK 0x7F000000
  1138. #define DDR0_21_DLL_DQS_BYPASS_7_ENCODE(n) ((((u32)(n))&0x7F)<<24)
  1139. #define DDR0_21_DLL_DQS_BYPASS_7_DECODE(n) ((((u32)(n))>>24)&0x7F)
  1140. #define DDR0_21_DLL_DQS_BYPASS_6_MASK 0x007F0000
  1141. #define DDR0_21_DLL_DQS_BYPASS_6_ENCODE(n) ((((u32)(n))&0x7F)<<16)
  1142. #define DDR0_21_DLL_DQS_BYPASS_6_DECODE(n) ((((u32)(n))>>16)&0x7F)
  1143. #define DDR0_21_DLL_DQS_BYPASS_5_MASK 0x00007F00
  1144. #define DDR0_21_DLL_DQS_BYPASS_5_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  1145. #define DDR0_21_DLL_DQS_BYPASS_5_DECODE(n) ((((u32)(n))>>8)&0x7F)
  1146. #define DDR0_21_DLL_DQS_BYPASS_4_MASK 0x0000007F
  1147. #define DDR0_21_DLL_DQS_BYPASS_4_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  1148. #define DDR0_21_DLL_DQS_BYPASS_4_DECODE(n) ((((u32)(n))>>0)&0x7F)
  1149. #define DDR0_22 0x16
  1150. #define DDR0_22_CTRL_RAW_MASK 0x03000000
  1151. #define DDR0_22_CTRL_RAW_ECC_DISABLE 0x00000000
  1152. #define DDR0_22_CTRL_RAW_ECC_CHECK_ONLY 0x01000000
  1153. #define DDR0_22_CTRL_RAW_NO_ECC_RAM 0x02000000
  1154. #define DDR0_22_CTRL_RAW_ECC_ENABLE 0x03000000
  1155. #define DDR0_22_CTRL_RAW_ENCODE(n) ((((u32)(n))&0x3)<<24)
  1156. #define DDR0_22_CTRL_RAW_DECODE(n) ((((u32)(n))>>24)&0x3)
  1157. #define DDR0_22_DQS_OUT_SHIFT_BYPASS_MASK 0x007F0000
  1158. #define DDR0_22_DQS_OUT_SHIFT_BYPASS_ENCODE(n) ((((u32)(n))&0x7F)<<16)
  1159. #define DDR0_22_DQS_OUT_SHIFT_BYPASS_DECODE(n) ((((u32)(n))>>16)&0x7F)
  1160. #define DDR0_22_DQS_OUT_SHIFT_MASK 0x00007F00
  1161. #define DDR0_22_DQS_OUT_SHIFT_ENCODE(n) ((((u32)(n))&0x7F)<<8)
  1162. #define DDR0_22_DQS_OUT_SHIFT_DECODE(n) ((((u32)(n))>>8)&0x7F)
  1163. #define DDR0_22_DLL_DQS_BYPASS_8_MASK 0x0000007F
  1164. #define DDR0_22_DLL_DQS_BYPASS_8_ENCODE(n) ((((u32)(n))&0x7F)<<0)
  1165. #define DDR0_22_DLL_DQS_BYPASS_8_DECODE(n) ((((u32)(n))>>0)&0x7F)
  1166. #define DDR0_23 0x17
  1167. #define DDR0_23_ODT_RD_MAP_CS0_MASK 0x03000000
  1168. #define DDR0_23_ODT_RD_MAP_CS0_ENCODE(n) ((((u32)(n))&0x3)<<24)
  1169. #define DDR0_23_ODT_RD_MAP_CS0_DECODE(n) ((((u32)(n))>>24)&0x3)
  1170. #define DDR0_23_ECC_C_SYND_MASK 0x00FF0000 /* Read only */
  1171. #define DDR0_23_ECC_C_SYND_ENCODE(n) ((((u32)(n))&0xFF)<<16)
  1172. #define DDR0_23_ECC_C_SYND_DECODE(n) ((((u32)(n))>>16)&0xFF)
  1173. #define DDR0_23_ECC_U_SYND_MASK 0x0000FF00 /* Read only */
  1174. #define DDR0_23_ECC_U_SYND_ENCODE(n) ((((u32)(n))&0xFF)<<8)
  1175. #define DDR0_23_ECC_U_SYND_DECODE(n) ((((u32)(n))>>8)&0xFF)
  1176. #define DDR0_23_FWC_MASK 0x00000001 /* Write only */
  1177. #define DDR0_23_FWC_ENCODE(n) ((((u32)(n))&0x1)<<0)
  1178. #define DDR0_23_FWC_DECODE(n) ((((u32)(n))>>0)&0x1)
  1179. #define DDR0_24 0x18
  1180. #define DDR0_24_RTT_PAD_TERMINATION_MASK 0x03000000
  1181. #define DDR0_24_RTT_PAD_TERMINATION_ENCODE(n) ((((u32)(n))&0x3)<<24)
  1182. #define DDR0_24_RTT_PAD_TERMINATION_DECODE(n) ((((u32)(n))>>24)&0x3)
  1183. #define DDR0_24_ODT_WR_MAP_CS1_MASK 0x00030000
  1184. #define DDR0_24_ODT_WR_MAP_CS1_ENCODE(n) ((((u32)(n))&0x3)<<16)
  1185. #define DDR0_24_ODT_WR_MAP_CS1_DECODE(n) ((((u32)(n))>>16)&0x3)
  1186. #define DDR0_24_ODT_RD_MAP_CS1_MASK 0x00000300
  1187. #define DDR0_24_ODT_RD_MAP_CS1_ENCODE(n) ((((u32)(n))&0x3)<<8)
  1188. #define DDR0_24_ODT_RD_MAP_CS1_DECODE(n) ((((u32)(n))>>8)&0x3)
  1189. #define DDR0_24_ODT_WR_MAP_CS0_MASK 0x00000003
  1190. #define DDR0_24_ODT_WR_MAP_CS0_ENCODE(n) ((((u32)(n))&0x3)<<0)
  1191. #define DDR0_24_ODT_WR_MAP_CS0_DECODE(n) ((((u32)(n))>>0)&0x3)
  1192. #define DDR0_25 0x19
  1193. #define DDR0_25_VERSION_MASK 0xFFFF0000 /* Read only */
  1194. #define DDR0_25_VERSION_ENCODE(n) ((((u32)(n))&0xFFFF)<<16)
  1195. #define DDR0_25_VERSION_DECODE(n) ((((u32)(n))>>16)&0xFFFF)
  1196. #define DDR0_25_OUT_OF_RANGE_LENGTH_MASK 0x000003FF /* Read only */
  1197. #define DDR0_25_OUT_OF_RANGE_LENGTH_ENCODE(n) ((((u32)(n))&0x3FF)<<0)
  1198. #define DDR0_25_OUT_OF_RANGE_LENGTH_DECODE(n) ((((u32)(n))>>0)&0x3FF)
  1199. #define DDR0_26 0x1A
  1200. #define DDR0_26_TRAS_MAX_MASK 0xFFFF0000
  1201. #define DDR0_26_TRAS_MAX_ENCODE(n) ((((u32)(n))&0xFFFF)<<16)
  1202. #define DDR0_26_TRAS_MAX_DECODE(n) ((((u32)(n))>>16)&0xFFFF)
  1203. #define DDR0_26_TREF_MASK 0x00003FFF
  1204. #define DDR0_26_TREF_ENCODE(n) ((((u32)(n))&0x3FFF)<<0)
  1205. #define DDR0_26_TREF_DECODE(n) ((((u32)(n))>>0)&0x3FFF)
  1206. #define DDR0_27 0x1B
  1207. #define DDR0_27_EMRS_DATA_MASK 0x3FFF0000
  1208. #define DDR0_27_EMRS_DATA_ENCODE(n) ((((u32)(n))&0x3FFF)<<16)
  1209. #define DDR0_27_EMRS_DATA_DECODE(n) ((((u32)(n))>>16)&0x3FFF)
  1210. #define DDR0_27_TINIT_MASK 0x0000FFFF
  1211. #define DDR0_27_TINIT_ENCODE(n) ((((u32)(n))&0xFFFF)<<0)
  1212. #define DDR0_27_TINIT_DECODE(n) ((((u32)(n))>>0)&0xFFFF)
  1213. #define DDR0_28 0x1C
  1214. #define DDR0_28_EMRS3_DATA_MASK 0x3FFF0000
  1215. #define DDR0_28_EMRS3_DATA_ENCODE(n) ((((u32)(n))&0x3FFF)<<16)
  1216. #define DDR0_28_EMRS3_DATA_DECODE(n) ((((u32)(n))>>16)&0x3FFF)
  1217. #define DDR0_28_EMRS2_DATA_MASK 0x00003FFF
  1218. #define DDR0_28_EMRS2_DATA_ENCODE(n) ((((u32)(n))&0x3FFF)<<0)
  1219. #define DDR0_28_EMRS2_DATA_DECODE(n) ((((u32)(n))>>0)&0x3FFF)
  1220. #define DDR0_31 0x1F
  1221. #define DDR0_31_XOR_CHECK_BITS_MASK 0x0000FFFF
  1222. #define DDR0_31_XOR_CHECK_BITS_ENCODE(n) ((((u32)(n))&0xFFFF)<<0)
  1223. #define DDR0_31_XOR_CHECK_BITS_DECODE(n) ((((u32)(n))>>0)&0xFFFF)
  1224. #define DDR0_32 0x20
  1225. #define DDR0_32_OUT_OF_RANGE_ADDR_MASK 0xFFFFFFFF /* Read only */
  1226. #define DDR0_32_OUT_OF_RANGE_ADDR_ENCODE(n) ((((u32)(n))&0xFFFFFFFF)<<0)
  1227. #define DDR0_32_OUT_OF_RANGE_ADDR_DECODE(n) ((((u32)(n))>>0)&0xFFFFFFFF)
  1228. #define DDR0_33 0x21
  1229. #define DDR0_33_OUT_OF_RANGE_ADDR_MASK 0x00000001 /* Read only */
  1230. #define DDR0_33_OUT_OF_RANGE_ADDR_ENCODE(n) ((((u32)(n))&0x1)<<0)
  1231. #define DDR0_33_OUT_OF_RANGE_ADDR_DECODE(n) ((((u32)(n))>>0)&0x1)
  1232. #define DDR0_34 0x22
  1233. #define DDR0_34_ECC_U_ADDR_MASK 0xFFFFFFFF /* Read only */
  1234. #define DDR0_34_ECC_U_ADDR_ENCODE(n) ((((u32)(n))&0xFFFFFFFF)<<0)
  1235. #define DDR0_34_ECC_U_ADDR_DECODE(n) ((((u32)(n))>>0)&0xFFFFFFFF)
  1236. #define DDR0_35 0x23
  1237. #define DDR0_35_ECC_U_ADDR_MASK 0x00000001 /* Read only */
  1238. #define DDR0_35_ECC_U_ADDR_ENCODE(n) ((((u32)(n))&0x1)<<0)
  1239. #define DDR0_35_ECC_U_ADDR_DECODE(n) ((((u32)(n))>>0)&0x1)
  1240. #define DDR0_36 0x24
  1241. #define DDR0_36_ECC_U_DATA_MASK 0xFFFFFFFF /* Read only */
  1242. #define DDR0_36_ECC_U_DATA_ENCODE(n) ((((u32)(n))&0xFFFFFFFF)<<0)
  1243. #define DDR0_36_ECC_U_DATA_DECODE(n) ((((u32)(n))>>0)&0xFFFFFFFF)
  1244. #define DDR0_37 0x25
  1245. #define DDR0_37_ECC_U_DATA_MASK 0xFFFFFFFF /* Read only */
  1246. #define DDR0_37_ECC_U_DATA_ENCODE(n) ((((u32)(n))&0xFFFFFFFF)<<0)
  1247. #define DDR0_37_ECC_U_DATA_DECODE(n) ((((u32)(n))>>0)&0xFFFFFFFF)
  1248. #define DDR0_38 0x26
  1249. #define DDR0_38_ECC_C_ADDR_MASK 0xFFFFFFFF /* Read only */
  1250. #define DDR0_38_ECC_C_ADDR_ENCODE(n) ((((u32)(n))&0xFFFFFFFF)<<0)
  1251. #define DDR0_38_ECC_C_ADDR_DECODE(n) ((((u32)(n))>>0)&0xFFFFFFFF)
  1252. #define DDR0_39 0x27
  1253. #define DDR0_39_ECC_C_ADDR_MASK 0x00000001 /* Read only */
  1254. #define DDR0_39_ECC_C_ADDR_ENCODE(n) ((((u32)(n))&0x1)<<0)
  1255. #define DDR0_39_ECC_C_ADDR_DECODE(n) ((((u32)(n))>>0)&0x1)
  1256. #define DDR0_40 0x28
  1257. #define DDR0_40_ECC_C_DATA_MASK 0xFFFFFFFF /* Read only */
  1258. #define DDR0_40_ECC_C_DATA_ENCODE(n) ((((u32)(n))&0xFFFFFFFF)<<0)
  1259. #define DDR0_40_ECC_C_DATA_DECODE(n) ((((u32)(n))>>0)&0xFFFFFFFF)
  1260. #define DDR0_41 0x29
  1261. #define DDR0_41_ECC_C_DATA_MASK 0xFFFFFFFF /* Read only */
  1262. #define DDR0_41_ECC_C_DATA_ENCODE(n) ((((u32)(n))&0xFFFFFFFF)<<0)
  1263. #define DDR0_41_ECC_C_DATA_DECODE(n) ((((u32)(n))>>0)&0xFFFFFFFF)
  1264. #define DDR0_42 0x2A
  1265. #define DDR0_42_ADDR_PINS_MASK 0x07000000
  1266. #define DDR0_42_ADDR_PINS_ENCODE(n) ((((u32)(n))&0x7)<<24)
  1267. #define DDR0_42_ADDR_PINS_DECODE(n) ((((u32)(n))>>24)&0x7)
  1268. #define DDR0_42_CASLAT_LIN_GATE_MASK 0x0000000F
  1269. #define DDR0_42_CASLAT_LIN_GATE_ENCODE(n) ((((u32)(n))&0xF)<<0)
  1270. #define DDR0_42_CASLAT_LIN_GATE_DECODE(n) ((((u32)(n))>>0)&0xF)
  1271. #define DDR0_43 0x2B
  1272. #define DDR0_43_TWR_MASK 0x07000000
  1273. #define DDR0_43_TWR_ENCODE(n) ((((u32)(n))&0x7)<<24)
  1274. #define DDR0_43_TWR_DECODE(n) ((((u32)(n))>>24)&0x7)
  1275. #define DDR0_43_APREBIT_MASK 0x000F0000
  1276. #define DDR0_43_APREBIT_ENCODE(n) ((((u32)(n))&0xF)<<16)
  1277. #define DDR0_43_APREBIT_DECODE(n) ((((u32)(n))>>16)&0xF)
  1278. #define DDR0_43_COLUMN_SIZE_MASK 0x00000700
  1279. #define DDR0_43_COLUMN_SIZE_ENCODE(n) ((((u32)(n))&0x7)<<8)
  1280. #define DDR0_43_COLUMN_SIZE_DECODE(n) ((((u32)(n))>>8)&0x7)
  1281. #define DDR0_43_EIGHT_BANK_MODE_MASK 0x00000001
  1282. #define DDR0_43_EIGHT_BANK_MODE_8_BANKS 0x00000001
  1283. #define DDR0_43_EIGHT_BANK_MODE_4_BANKS 0x00000000
  1284. #define DDR0_43_EIGHT_BANK_MODE_ENCODE(n) ((((u32)(n))&0x1)<<0)
  1285. #define DDR0_43_EIGHT_BANK_MODE_DECODE(n) ((((u32)(n))>>0)&0x1)
  1286. #define DDR0_44 0x2C
  1287. #define DDR0_44_TRCD_MASK 0x000000FF
  1288. #define DDR0_44_TRCD_ENCODE(n) ((((u32)(n))&0xFF)<<0)
  1289. #define DDR0_44_TRCD_DECODE(n) ((((u32)(n))>>0)&0xFF)
  1290. #endif /* CONFIG_SDRAM_PPC4xx_DENALI_DDR2 */
  1291. #ifndef __ASSEMBLY__
  1292. struct sdram_timing {
  1293. u32 wrdtr;
  1294. u32 clktr;
  1295. };
  1296. /*
  1297. * Prototypes
  1298. */
  1299. inline void ppc4xx_ibm_ddr2_register_dump(void);
  1300. u32 mfdcr_any(u32);
  1301. void mtdcr_any(u32, u32);
  1302. u32 ddr_wrdtr(u32);
  1303. u32 ddr_clktr(u32);
  1304. void spd_ddr_init_hang(void);
  1305. u32 DQS_autocalibration(void);
  1306. phys_size_t sdram_memsize(void);
  1307. void dcbz_area(u32 start_address, u32 num_bytes);
  1308. #endif /* __ASSEMBLY__ */
  1309. #endif /* _PPC4xx_SDRAM_H_ */