M54451EVB.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * Configuation settings for the Freescale MCF54451 EVB board.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M54451EVB_H
  29. #define _M54451EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF5445x /* define processor family */
  35. #define CONFIG_M54451 /* define processor type */
  36. #define CONFIG_M54451EVB /* M54451EVB board */
  37. #define CONFIG_MCFUART
  38. #define CFG_UART_PORT (0)
  39. #define CONFIG_BAUDRATE 115200
  40. #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  41. #undef CONFIG_WATCHDOG
  42. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  43. /*
  44. * BOOTP options
  45. */
  46. #define CONFIG_BOOTP_BOOTFILESIZE
  47. #define CONFIG_BOOTP_BOOTPATH
  48. #define CONFIG_BOOTP_GATEWAY
  49. #define CONFIG_BOOTP_HOSTNAME
  50. /* Command line configuration */
  51. #include <config_cmd_default.h>
  52. #define CONFIG_CMD_BOOTD
  53. #define CONFIG_CMD_CACHE
  54. #define CONFIG_CMD_DATE
  55. #define CONFIG_CMD_DHCP
  56. #define CONFIG_CMD_ELF
  57. #define CONFIG_CMD_FLASH
  58. #define CONFIG_CMD_I2C
  59. #undef CONFIG_CMD_JFFS2
  60. #define CONFIG_CMD_MEMORY
  61. #define CONFIG_CMD_MISC
  62. #define CONFIG_CMD_MII
  63. #define CONFIG_CMD_NET
  64. #define CONFIG_CMD_PING
  65. #define CONFIG_CMD_REGINFO
  66. #define CONFIG_CMD_SPI
  67. #define CONFIG_CMD_SF
  68. #undef CONFIG_CMD_LOADB
  69. #undef CONFIG_CMD_LOADS
  70. /* Network configuration */
  71. #define CONFIG_MCFFEC
  72. #ifdef CONFIG_MCFFEC
  73. # define CONFIG_NET_MULTI 1
  74. # define CONFIG_MII 1
  75. # define CONFIG_MII_INIT 1
  76. # define CFG_DISCOVER_PHY
  77. # define CFG_RX_ETH_BUFFER 8
  78. # define CFG_FAULT_ECHO_LINK_DOWN
  79. # define CFG_FEC0_PINMUX 0
  80. # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE
  81. # define MCFFEC_TOUT_LOOP 50000
  82. # define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  83. # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
  84. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  85. # define CONFIG_ETHPRIME "FEC0"
  86. # define CONFIG_IPADDR 192.162.1.2
  87. # define CONFIG_NETMASK 255.255.255.0
  88. # define CONFIG_SERVERIP 192.162.1.1
  89. # define CONFIG_GATEWAYIP 192.162.1.1
  90. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  91. /* If CFG_DISCOVER_PHY is not defined - hardcoded */
  92. # ifndef CFG_DISCOVER_PHY
  93. # define FECDUPLEX FULL
  94. # define FECSPEED _100BASET
  95. # else
  96. # ifndef CFG_FAULT_ECHO_LINK_DOWN
  97. # define CFG_FAULT_ECHO_LINK_DOWN
  98. # endif
  99. # endif /* CFG_DISCOVER_PHY */
  100. #endif
  101. #define CONFIG_HOSTNAME M54451EVB
  102. #ifdef CFG_STMICRO_BOOT
  103. /* ST Micro serial flash */
  104. #define CFG_LOAD_ADDR2 0x40010007
  105. #define CONFIG_EXTRA_ENV_SETTINGS \
  106. "netdev=eth0\0" \
  107. "inpclk=" MK_STR(CFG_INPUT_CLKSRC) "\0" \
  108. "loadaddr=0x40010000\0" \
  109. "sbfhdr=sbfhdr.bin\0" \
  110. "uboot=u-boot.bin\0" \
  111. "load=tftp ${loadaddr} ${sbfhdr};" \
  112. "tftp " MK_STR(CFG_LOAD_ADDR2) " ${uboot} \0" \
  113. "upd=run load; run prog\0" \
  114. "prog=sf probe 0:1 10000 1;" \
  115. "sf erase 0 30000;" \
  116. "sf write ${loadaddr} 0 30000;" \
  117. "save\0" \
  118. ""
  119. #else
  120. #define CFG_UBOOT_END 0x3FFFF
  121. #define CONFIG_EXTRA_ENV_SETTINGS \
  122. "netdev=eth0\0" \
  123. "inpclk=" MK_STR(CFG_INPUT_CLKSRC) "\0" \
  124. "loadaddr=40010000\0" \
  125. "u-boot=u-boot.bin\0" \
  126. "load=tftp ${loadaddr) ${u-boot}\0" \
  127. "upd=run load; run prog\0" \
  128. "prog=prot off 0 " MK_STR(CFG_UBOOT_END)\
  129. "; era 0 " MK_STR(CFG_UBOOT_END) \
  130. "2ffff;" \
  131. "cp.b ${loadaddr} 0 ${filesize};" \
  132. "save\0" \
  133. ""
  134. #endif
  135. /* Realtime clock */
  136. #define CONFIG_MCFRTC
  137. #undef RTC_DEBUG
  138. #define CFG_RTC_OSCILLATOR (32 * CFG_HZ)
  139. /* Timer */
  140. #define CONFIG_MCFTMR
  141. #undef CONFIG_MCFPIT
  142. /* I2c */
  143. #define CONFIG_FSL_I2C
  144. #define CONFIG_HARD_I2C /* I2C with hardware support */
  145. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  146. #define CFG_I2C_SPEED 80000 /* I2C speed and slave address */
  147. #define CFG_I2C_SLAVE 0x7F
  148. #define CFG_I2C_OFFSET 0x58000
  149. #define CFG_IMMR CFG_MBAR
  150. /* DSPI and Serial Flash */
  151. #define CONFIG_CF_DSPI
  152. #define CONFIG_SERIAL_FLASH
  153. #define CONFIG_HARD_SPI
  154. #define CFG_SER_FLASH_BASE 0x01000000
  155. #define CFG_SBFHDR_SIZE 0x7
  156. #ifdef CONFIG_CMD_SPI
  157. # define CONFIG_SPI_FLASH
  158. # define CONFIG_SPI_FLASH_STMICRO
  159. # define CFG_DSPI_DCTAR0 (DSPI_DCTAR_TRSZ(7) | \
  160. DSPI_DCTAR_CPOL | \
  161. DSPI_DCTAR_CPHA | \
  162. DSPI_DCTAR_PCSSCK_1CLK | \
  163. DSPI_DCTAR_PASC(0) | \
  164. DSPI_DCTAR_PDT(0) | \
  165. DSPI_DCTAR_CSSCK(0) | \
  166. DSPI_DCTAR_ASC(0) | \
  167. DSPI_DCTAR_PBR(0) | \
  168. DSPI_DCTAR_DT(1) | \
  169. DSPI_DCTAR_BR(1))
  170. #endif
  171. /* Input, PCI, Flexbus, and VCO */
  172. #define CONFIG_EXTRA_CLOCK
  173. #define CONFIG_PRAM 2048 /* 2048 KB */
  174. #define CFG_PROMPT "-> "
  175. #define CFG_LONGHELP /* undef to save memory */
  176. #if defined(CONFIG_CMD_KGDB)
  177. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  178. #else
  179. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  180. #endif
  181. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  182. #define CFG_MAXARGS 16 /* max number of command args */
  183. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  184. #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x10000)
  185. #define CFG_HZ 1000
  186. #define CFG_MBAR 0xFC000000
  187. /*
  188. * Low Level Configuration Settings
  189. * (address mappings, register initial values, etc.)
  190. * You should know what you are doing if you make changes here.
  191. */
  192. /*-----------------------------------------------------------------------
  193. * Definitions for initial stack pointer and data area (in DPRAM)
  194. */
  195. #define CFG_INIT_RAM_ADDR 0x80000000
  196. #define CFG_INIT_RAM_END 0x8000 /* End of used area in internal SRAM */
  197. #define CFG_INIT_RAM_CTRL 0x221
  198. #define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  199. #define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 32)
  200. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  201. #define CFG_SBFHDR_DATA_OFFSET (CFG_INIT_RAM_END - 32)
  202. /*-----------------------------------------------------------------------
  203. * Start addresses for the final memory configuration
  204. * (Set up by the startup code)
  205. * Please note that CFG_SDRAM_BASE _must_ start at 0
  206. */
  207. #define CFG_SDRAM_BASE 0x40000000
  208. #define CFG_SDRAM_SIZE 128 /* SDRAM size in MB */
  209. #define CFG_SDRAM_CFG1 0x33633F30
  210. #define CFG_SDRAM_CFG2 0x57670000
  211. #define CFG_SDRAM_CTRL 0xE20D2C00
  212. #define CFG_SDRAM_EMOD 0x80810000
  213. #define CFG_SDRAM_MODE 0x008D0000
  214. #define CFG_SDRAM_DRV_STRENGTH 0x44
  215. #define CFG_MEMTEST_START CFG_SDRAM_BASE + 0x400
  216. #define CFG_MEMTEST_END ((CFG_SDRAM_SIZE - 3) << 20)
  217. #ifdef CONFIG_CF_SBF
  218. # define CFG_MONITOR_BASE (TEXT_BASE + 0x400)
  219. #else
  220. # define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400)
  221. #endif
  222. #define CFG_BOOTPARAMS_LEN 64*1024
  223. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  224. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  225. /*
  226. * For booting Linux, the board info and command line data
  227. * have to be in the first 8 MB of memory, since this is
  228. * the maximum mapped by the Linux kernel during initialization ??
  229. */
  230. /* Initial Memory map for Linux */
  231. #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
  232. /* Configuration for environment
  233. * Environment is embedded in u-boot in the second sector of the flash
  234. */
  235. #if defined(CONFIG_CF_SBF)
  236. # define CFG_ENV_IS_IN_SPI_FLASH 1
  237. # define CFG_ENV_SPI_CS 1
  238. # define CFG_ENV_OFFSET 0x20000
  239. # define CFG_ENV_SIZE 0x2000
  240. # define CFG_ENV_SECT_SIZE 0x10000
  241. #else
  242. # define CFG_ENV_IS_IN_FLASH 1
  243. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000)
  244. # define CFG_ENV_SECT_SIZE 0x2000
  245. #endif
  246. #undef CONFIG_ENV_OVERWRITE
  247. #undef CFG_ENV_IS_EMBEDDED
  248. /*-----------------------------------------------------------------------
  249. * FLASH organization
  250. */
  251. #ifdef CFG_STMICRO_BOOT
  252. # define CFG_FLASH_BASE CFG_SER_FLASH_BASE
  253. # define CFG_FLASH0_BASE CFG_SER_FLASH_BASE
  254. # define CFG_FLASH1_BASE CFG_CS0_BASE
  255. #endif
  256. #ifdef CFG_SPANSION_BOOT
  257. # define CFG_FLASH_BASE CFG_CS0_BASE
  258. # define CFG_FLASH0_BASE CFG_CS0_BASE
  259. # define CFG_FLASH1_BASE CFG_SER_FLASH_BASE
  260. #endif
  261. #define CFG_FLASH_CFI
  262. #ifdef CFG_FLASH_CFI
  263. # define CONFIG_FLASH_CFI_DRIVER 1
  264. # define CFG_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  265. # define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  266. # define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  267. # define CFG_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  268. # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  269. # define CFG_FLASH_CHECKSUM
  270. # define CFG_FLASH_BANKS_LIST { CFG_CS0_BASE }
  271. #endif
  272. /*
  273. * This is setting for JFFS2 support in u-boot.
  274. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  275. */
  276. #ifdef CFG_SPANSION_BOOT
  277. # define CONFIG_JFFS2_DEV "nor0"
  278. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  279. # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH0_BASE + 0x500000)
  280. #endif
  281. #ifdef CFG_STMICRO_BOOT
  282. # define CONFIG_JFFS2_DEV "nor0"
  283. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  284. # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH0_BASE + 0x500000)
  285. #endif
  286. /*-----------------------------------------------------------------------
  287. * Cache Configuration
  288. */
  289. #define CFG_CACHELINE_SIZE 16
  290. /*-----------------------------------------------------------------------
  291. * Memory bank definitions
  292. */
  293. /*
  294. * CS0 - NOR Flash 8MB
  295. * CS1 - Available
  296. * CS2 - Available
  297. * CS3 - Available
  298. * CS4 - Available
  299. * CS5 - Available
  300. */
  301. /* SPANSION Flash */
  302. #define CFG_CS0_BASE 0x00000000
  303. #define CFG_CS0_MASK 0x007F0001
  304. #define CFG_CS0_CTRL 0x00001180
  305. #define CFG_SPANSION_BASE CFG_CS0_BASE
  306. #endif /* _M54451EVB_H */