mem_init.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Freescale i.MX28 RAM init
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <config.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/iomux-mx28.h>
  29. #include <asm/arch/imx-regs.h>
  30. #include "m28_init.h"
  31. uint32_t dram_vals[] = {
  32. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  33. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  34. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  35. 0x00000000, 0x00000000, 0x00000100, 0x00000000, 0x00000000,
  36. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  37. 0x00000000, 0x00010101, 0x01010101, 0x000f0f01, 0x0f02020a,
  38. 0x00000000, 0x00010101, 0x00000100, 0x00000100, 0x00000000,
  39. 0x00000002, 0x01010000, 0x05060302, 0x06005003, 0x0a0000c8,
  40. 0x02009c40, 0x0000030c, 0x0036a609, 0x031a0612, 0x02030202,
  41. 0x00c8001c, 0x00000000, 0x00000000, 0x00012100, 0xffff0303,
  42. 0x00012100, 0xffff0303, 0x00012100, 0xffff0303, 0x00012100,
  43. 0xffff0303, 0x00000003, 0x00000000, 0x00000000, 0x00000000,
  44. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  45. 0x00000000, 0x00000612, 0x01000F02, 0x06120612, 0x00000200,
  46. 0x00020007, 0xf5014b27, 0xf5014b27, 0xf5014b27, 0xf5014b27,
  47. 0x07000300, 0x07000300, 0x07000300, 0x07000300, 0x00000006,
  48. 0x00000000, 0x00000000, 0x01000000, 0x01020408, 0x08040201,
  49. 0x000f1133, 0x00000000, 0x00001f04, 0x00001f04, 0x00001f04,
  50. 0x00001f04, 0x00001f04, 0x00001f04, 0x00001f04, 0x00001f04,
  51. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  52. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  53. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  54. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  55. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  56. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  57. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  58. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  59. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  60. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  61. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  62. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  63. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  64. 0x00000000, 0x00000000, 0x00010000, 0x00020304, 0x00000004,
  65. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  66. 0x00000000, 0x01010000, 0x01000000, 0x03030000, 0x00010303,
  67. 0x01020202, 0x00000000, 0x02040303, 0x21002103, 0x00061200,
  68. 0x06120612, 0x04320432, 0x04320432, 0x00040004, 0x00040004,
  69. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00010001
  70. };
  71. void init_m28_200mhz_ddr2(void)
  72. {
  73. int i;
  74. for (i = 0; i < ARRAY_SIZE(dram_vals); i++)
  75. writel(dram_vals[i], MXS_DRAM_BASE + (4 * i));
  76. }
  77. void mx28_mem_init_clock(void)
  78. {
  79. struct mx28_clkctrl_regs *clkctrl_regs =
  80. (struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
  81. /* Gate EMI clock */
  82. writel(CLKCTRL_FRAC0_CLKGATEEMI,
  83. &clkctrl_regs->hw_clkctrl_frac0_set);
  84. /* EMI = 205MHz */
  85. writel(CLKCTRL_FRAC0_EMIFRAC_MASK,
  86. &clkctrl_regs->hw_clkctrl_frac0_set);
  87. writel((0x2a << CLKCTRL_FRAC0_EMIFRAC_OFFSET) &
  88. CLKCTRL_FRAC0_EMIFRAC_MASK,
  89. &clkctrl_regs->hw_clkctrl_frac0_clr);
  90. /* Ungate EMI clock */
  91. writel(CLKCTRL_FRAC0_CLKGATEEMI,
  92. &clkctrl_regs->hw_clkctrl_frac0_clr);
  93. early_delay(11000);
  94. writel((2 << CLKCTRL_EMI_DIV_EMI_OFFSET) |
  95. (1 << CLKCTRL_EMI_DIV_XTAL_OFFSET),
  96. &clkctrl_regs->hw_clkctrl_emi);
  97. /* Unbypass EMI */
  98. writel(CLKCTRL_CLKSEQ_BYPASS_EMI,
  99. &clkctrl_regs->hw_clkctrl_clkseq_clr);
  100. early_delay(10000);
  101. }
  102. void mx28_mem_setup_cpu_and_hbus(void)
  103. {
  104. struct mx28_clkctrl_regs *clkctrl_regs =
  105. (struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
  106. /* CPU = 454MHz and ungate CPU clock */
  107. clrsetbits_le32(&clkctrl_regs->hw_clkctrl_frac0,
  108. CLKCTRL_FRAC0_CPUFRAC_MASK | CLKCTRL_FRAC0_CLKGATECPU,
  109. 19 << CLKCTRL_FRAC0_CPUFRAC_OFFSET);
  110. /* Set CPU bypass */
  111. writel(CLKCTRL_CLKSEQ_BYPASS_CPU,
  112. &clkctrl_regs->hw_clkctrl_clkseq_set);
  113. /* HBUS = 151MHz */
  114. writel(CLKCTRL_HBUS_DIV_MASK, &clkctrl_regs->hw_clkctrl_hbus_set);
  115. writel(((~3) << CLKCTRL_HBUS_DIV_OFFSET) & CLKCTRL_HBUS_DIV_MASK,
  116. &clkctrl_regs->hw_clkctrl_hbus_clr);
  117. early_delay(10000);
  118. /* CPU clock divider = 1 */
  119. clrsetbits_le32(&clkctrl_regs->hw_clkctrl_cpu,
  120. CLKCTRL_CPU_DIV_CPU_MASK, 1);
  121. /* Disable CPU bypass */
  122. writel(CLKCTRL_CLKSEQ_BYPASS_CPU,
  123. &clkctrl_regs->hw_clkctrl_clkseq_clr);
  124. }
  125. void mx28_mem_setup_vdda(void)
  126. {
  127. struct mx28_power_regs *power_regs =
  128. (struct mx28_power_regs *)MXS_POWER_BASE;
  129. writel((0xc << POWER_VDDACTRL_TRG_OFFSET) |
  130. (0x7 << POWER_VDDACTRL_BO_OFFSET_OFFSET) |
  131. POWER_VDDACTRL_LINREG_OFFSET_1STEPS_BELOW,
  132. &power_regs->hw_power_vddactrl);
  133. }
  134. void mx28_mem_setup_vddd(void)
  135. {
  136. struct mx28_power_regs *power_regs =
  137. (struct mx28_power_regs *)MXS_POWER_BASE;
  138. writel((0x1c << POWER_VDDDCTRL_TRG_OFFSET) |
  139. (0x7 << POWER_VDDDCTRL_BO_OFFSET_OFFSET) |
  140. POWER_VDDDCTRL_LINREG_OFFSET_1STEPS_BELOW,
  141. &power_regs->hw_power_vdddctrl);
  142. }
  143. void mx28_mem_init(void)
  144. {
  145. struct mx28_clkctrl_regs *clkctrl_regs =
  146. (struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
  147. struct mx28_pinctrl_regs *pinctrl_regs =
  148. (struct mx28_pinctrl_regs *)MXS_PINCTRL_BASE;
  149. /* Set DDR2 mode */
  150. writel(PINCTRL_EMI_DS_CTRL_DDR_MODE_DDR2,
  151. &pinctrl_regs->hw_pinctrl_emi_ds_ctrl_set);
  152. /* Power up PLL0 */
  153. writel(CLKCTRL_PLL0CTRL0_POWER,
  154. &clkctrl_regs->hw_clkctrl_pll0ctrl0_set);
  155. early_delay(11000);
  156. mx28_mem_init_clock();
  157. mx28_mem_setup_vdda();
  158. /*
  159. * Configure the DRAM registers
  160. */
  161. /* Clear START bit from DRAM_CTL16 */
  162. clrbits_le32(MXS_DRAM_BASE + 0x40, 1);
  163. init_m28_200mhz_ddr2();
  164. /* Clear SREFRESH bit from DRAM_CTL17 */
  165. clrbits_le32(MXS_DRAM_BASE + 0x44, 1);
  166. /* Set START bit in DRAM_CTL16 */
  167. setbits_le32(MXS_DRAM_BASE + 0x40, 1);
  168. /* Wait for bit 20 (DRAM init complete) in DRAM_CTL58 */
  169. while (!(readl(MXS_DRAM_BASE + 0xe8) & (1 << 20)))
  170. ;
  171. mx28_mem_setup_vddd();
  172. early_delay(10000);
  173. mx28_mem_setup_cpu_and_hbus();
  174. }