MPC8260ADS.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * (C) Copyright 2003-2004 Arabella Software Ltd.
  11. * Yuli Barcohen <yuli@arabellasw.com>
  12. * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
  13. * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
  14. * Ported to MPC8272ADS board.
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. * (easy to change)
  39. */
  40. #define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
  41. /* ADS flavours */
  42. #define CFG_8260ADS 1 /* MPC8260ADS */
  43. #define CFG_8266ADS 2 /* MPC8266ADS */
  44. #define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
  45. #define CFG_8272ADS 4 /* MPC8272ADS */
  46. #ifndef CONFIG_ADSTYPE
  47. #define CONFIG_ADSTYPE CFG_8260ADS
  48. #endif /* CONFIG_ADSTYPE */
  49. #if CONFIG_ADSTYPE == CFG_8272ADS
  50. #define CONFIG_MPC8272 1
  51. #else
  52. #define CONFIG_MPC8260 1
  53. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  54. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  55. /* allow serial and ethaddr to be overwritten */
  56. #define CONFIG_ENV_OVERWRITE
  57. /*
  58. * select serial console configuration
  59. *
  60. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  61. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  62. * for SCC).
  63. *
  64. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  65. * defined elsewhere (for example, on the cogent platform, there are serial
  66. * ports on the motherboard which are used for the serial console - see
  67. * cogent/cma101/serial.[ch]).
  68. */
  69. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  70. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  71. #undef CONFIG_CONS_NONE /* define if console on something else */
  72. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  73. /*
  74. * select ethernet configuration
  75. *
  76. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  77. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  78. * for FCC)
  79. *
  80. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  81. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  82. * from CONFIG_COMMANDS to remove support for networking.
  83. */
  84. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  85. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  86. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  87. #ifdef CONFIG_ETHER_ON_FCC
  88. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  89. #if CONFIG_ETHER_INDEX == 1
  90. # define CFG_PHY_ADDR 0
  91. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
  92. # define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  93. #elif CONFIG_ETHER_INDEX == 2
  94. #if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
  95. # define CFG_PHY_ADDR 3
  96. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
  97. #else /* RxCLK is CLK13, TxCLK is CLK14 */
  98. # define CFG_PHY_ADDR 0
  99. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  100. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  101. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  102. #endif /* CONFIG_ETHER_INDEX */
  103. #define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
  104. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
  105. #define CONFIG_MII /* MII PHY management */
  106. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  107. /*
  108. * GPIO pins used for bit-banged MII communications
  109. */
  110. #define MDIO_PORT 2 /* Port C */
  111. #if CONFIG_ADSTYPE == CFG_8272ADS
  112. #define CFG_MDIO_PIN 0x00002000 /* PC18 */
  113. #define CFG_MDC_PIN 0x00001000 /* PC19 */
  114. #else
  115. #define CFG_MDIO_PIN 0x00400000 /* PC9 */
  116. #define CFG_MDC_PIN 0x00200000 /* PC10 */
  117. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  118. #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
  119. #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
  120. #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
  121. #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
  122. else iop->pdat &= ~CFG_MDIO_PIN
  123. #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
  124. else iop->pdat &= ~CFG_MDC_PIN
  125. #define MIIDELAY udelay(1)
  126. #endif /* CONFIG_ETHER_ON_FCC */
  127. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  128. #undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
  129. #else
  130. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  131. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  132. #define CFG_I2C_SLAVE 0x7F
  133. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  134. #define CONFIG_SPD_ADDR 0x50
  135. #endif
  136. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  137. #ifndef CONFIG_SDRAM_PBI
  138. #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
  139. #endif
  140. #ifndef CONFIG_8260_CLKIN
  141. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  142. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  143. #else
  144. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  145. #endif
  146. #endif
  147. #define CONFIG_BAUDRATE 38400
  148. #define CFG_EXCLUDE CFG_CMD_BEDBUG | \
  149. CFG_CMD_BMP | \
  150. CFG_CMD_BSP | \
  151. CFG_CMD_DATE | \
  152. CFG_CMD_DOC | \
  153. CFG_CMD_DTT | \
  154. CFG_CMD_EEPROM | \
  155. CFG_CMD_ELF | \
  156. CFG_CMD_FAT | \
  157. CFG_CMD_FDC | \
  158. CFG_CMD_FDOS | \
  159. CFG_CMD_HWFLOW | \
  160. CFG_CMD_IDE | \
  161. CFG_CMD_KGDB | \
  162. CFG_CMD_MMC | \
  163. CFG_CMD_NAND | \
  164. CFG_CMD_PCI | \
  165. CFG_CMD_PCMCIA | \
  166. CFG_CMD_REISER | \
  167. CFG_CMD_SCSI | \
  168. CFG_CMD_SPI | \
  169. CFG_CMD_USB | \
  170. CFG_CMD_VFD
  171. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  172. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  173. CFG_CMD_SDRAM | \
  174. CFG_CMD_I2C | \
  175. CFG_EXCLUDE ) )
  176. #else
  177. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  178. CFG_EXCLUDE ) )
  179. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  180. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  181. #include <cmd_confdefs.h>
  182. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  183. #define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
  184. #define CONFIG_BOOTARGS "root=/dev/mtdblock2"
  185. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  186. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  187. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  188. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  189. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  190. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  191. #endif
  192. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  193. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  194. /*
  195. * Miscellaneous configurable options
  196. */
  197. #define CFG_HUSH_PARSER
  198. #define CFG_PROMPT_HUSH_PS2 "> "
  199. #define CFG_LONGHELP /* undef to save memory */
  200. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  201. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  202. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  203. #else
  204. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  205. #endif
  206. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  207. #define CFG_MAXARGS 16 /* max number of command args */
  208. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  209. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  210. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  211. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  212. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  213. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  214. #define CFG_FLASH_BASE 0xff800000
  215. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  216. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  217. #define CFG_FLASH_SIZE 8
  218. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  219. #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  220. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  221. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  222. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  223. #define CFG_JFFS2_FIRST_SECTOR 1
  224. #define CFG_JFFS2_LAST_SECTOR 27
  225. #define CFG_JFFS2_SORT_FRAGMENTS
  226. #define CFG_JFFS_CUSTOM_PART
  227. /* this is stuff came out of the Motorola docs */
  228. #define CFG_DEFAULT_IMMR 0x0F010000
  229. #define CFG_IMMR 0xF0000000
  230. #define CFG_BCSR 0xF4500000
  231. #define CFG_SDRAM_BASE 0x00000000
  232. #define CFG_LSDRAM_BASE 0xFD000000
  233. #define RS232EN_1 0x02000002
  234. #define RS232EN_2 0x01000001
  235. #define FETHIEN1 0x08000008
  236. #define FETH1_RST 0x04000004
  237. #define FETHIEN2 0x10000000
  238. #define FETH2_RST 0x08000000
  239. #define BCSR_PCI_MODE 0x01000000
  240. #define CFG_INIT_RAM_ADDR CFG_IMMR
  241. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  242. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  243. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  244. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  245. /* 0x0EA28205 */
  246. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  247. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  248. ( HRCW_BMS | HRCW_APPC10 ) |\
  249. ( HRCW_MODCK_H0101 ) \
  250. )
  251. /* no slaves */
  252. #define CFG_HRCW_SLAVE1 0
  253. #define CFG_HRCW_SLAVE2 0
  254. #define CFG_HRCW_SLAVE3 0
  255. #define CFG_HRCW_SLAVE4 0
  256. #define CFG_HRCW_SLAVE5 0
  257. #define CFG_HRCW_SLAVE6 0
  258. #define CFG_HRCW_SLAVE7 0
  259. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  260. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  261. #define CFG_MONITOR_BASE TEXT_BASE
  262. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  263. # define CFG_RAMBOOT
  264. #endif
  265. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  266. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  267. #ifdef CONFIG_BZIP2
  268. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  269. #else
  270. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  271. #endif /* CONFIG_BZIP2 */
  272. #ifndef CFG_RAMBOOT
  273. # define CFG_ENV_IS_IN_FLASH 1
  274. # define CFG_ENV_SECT_SIZE 0x40000
  275. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
  276. #else
  277. # define CFG_ENV_IS_IN_NVRAM 1
  278. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  279. # define CFG_ENV_SIZE 0x200
  280. #endif /* CFG_RAMBOOT */
  281. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  282. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  283. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  284. #endif
  285. #define CFG_HID0_INIT 0
  286. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  287. #define CFG_HID2 0
  288. #define CFG_SYPCR 0xFFFFFFC3
  289. #define CFG_BCR 0x100C0000
  290. #define CFG_SIUMCR 0x0A200000
  291. #define CFG_SCCR SCCR_DFBRG01
  292. #define CFG_BR0_PRELIM CFG_FLASH_BASE | 0x00001801
  293. #define CFG_OR0_PRELIM 0xFF800876
  294. #define CFG_BR1_PRELIM CFG_BCSR | 0x00001801
  295. #define CFG_OR1_PRELIM 0xFFFF8010
  296. #define CFG_RMR RMR_CSRE
  297. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  298. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  299. #define CFG_RCCR 0
  300. #if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
  301. #undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
  302. #endif /* CONFIG_ADSTYPE == CFG_8266ADS */
  303. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  304. #define CFG_OR2 0xFE002EC0
  305. #define CFG_PSDMR 0x824B36A3
  306. #define CFG_PSRT 0x13
  307. #define CFG_LSDMR 0x828737A3
  308. #define CFG_LSRT 0x13
  309. #define CFG_MPTPR 0x2800
  310. #elif CONFIG_ADSTYPE == CFG_8272ADS
  311. #define CFG_OR2 0xFC002CC0
  312. #define CFG_PSDMR 0x834E24A3
  313. #define CFG_PSRT 0x13
  314. #define CFG_MPTPR 0x2800
  315. #else
  316. #define CFG_OR2 0xFF000CA0
  317. #define CFG_PSDMR 0x016EB452
  318. #define CFG_PSRT 0x21
  319. #define CFG_LSDMR 0x0086A522
  320. #define CFG_LSRT 0x21
  321. #define CFG_MPTPR 0x1900
  322. #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
  323. #define CFG_RESET_ADDRESS 0x04400000
  324. #endif /* __CONFIG_H */