netphone.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
  25. * U-Boot port on NetTA4 board
  26. */
  27. #include <common.h>
  28. #include <miiphy.h>
  29. #include <sed156x.h>
  30. #include "mpc8xx.h"
  31. #ifdef CONFIG_HW_WATCHDOG
  32. #include <watchdog.h>
  33. #endif
  34. /****************************************************************/
  35. /* some sane bit macros */
  36. #define _BD(_b) (1U << (31-(_b)))
  37. #define _BDR(_l, _h) (((((1U << (31-(_l))) - 1) << 1) | 1) & ~((1U << (31-(_h))) - 1))
  38. #define _BW(_b) (1U << (15-(_b)))
  39. #define _BWR(_l, _h) (((((1U << (15-(_l))) - 1) << 1) | 1) & ~((1U << (15-(_h))) - 1))
  40. #define _BB(_b) (1U << (7-(_b)))
  41. #define _BBR(_l, _h) (((((1U << (7-(_l))) - 1) << 1) | 1) & ~((1U << (7-(_h))) - 1))
  42. #define _B(_b) _BD(_b)
  43. #define _BR(_l, _h) _BDR(_l, _h)
  44. /****************************************************************/
  45. /*
  46. * Check Board Identity:
  47. *
  48. * Return 1 always.
  49. */
  50. int checkboard(void)
  51. {
  52. printf ("Intracom NetPhone\n");
  53. return (0);
  54. }
  55. /****************************************************************/
  56. #define _NOT_USED_ 0xFFFFFFFF
  57. /****************************************************************/
  58. #define CS_0000 0x00000000
  59. #define CS_0001 0x10000000
  60. #define CS_0010 0x20000000
  61. #define CS_0011 0x30000000
  62. #define CS_0100 0x40000000
  63. #define CS_0101 0x50000000
  64. #define CS_0110 0x60000000
  65. #define CS_0111 0x70000000
  66. #define CS_1000 0x80000000
  67. #define CS_1001 0x90000000
  68. #define CS_1010 0xA0000000
  69. #define CS_1011 0xB0000000
  70. #define CS_1100 0xC0000000
  71. #define CS_1101 0xD0000000
  72. #define CS_1110 0xE0000000
  73. #define CS_1111 0xF0000000
  74. #define BS_0000 0x00000000
  75. #define BS_0001 0x01000000
  76. #define BS_0010 0x02000000
  77. #define BS_0011 0x03000000
  78. #define BS_0100 0x04000000
  79. #define BS_0101 0x05000000
  80. #define BS_0110 0x06000000
  81. #define BS_0111 0x07000000
  82. #define BS_1000 0x08000000
  83. #define BS_1001 0x09000000
  84. #define BS_1010 0x0A000000
  85. #define BS_1011 0x0B000000
  86. #define BS_1100 0x0C000000
  87. #define BS_1101 0x0D000000
  88. #define BS_1110 0x0E000000
  89. #define BS_1111 0x0F000000
  90. #define A10_AAAA 0x00000000
  91. #define A10_AAA0 0x00200000
  92. #define A10_AAA1 0x00300000
  93. #define A10_000A 0x00800000
  94. #define A10_0000 0x00A00000
  95. #define A10_0001 0x00B00000
  96. #define A10_111A 0x00C00000
  97. #define A10_1110 0x00E00000
  98. #define A10_1111 0x00F00000
  99. #define RAS_0000 0x00000000
  100. #define RAS_0001 0x00040000
  101. #define RAS_1110 0x00080000
  102. #define RAS_1111 0x000C0000
  103. #define CAS_0000 0x00000000
  104. #define CAS_0001 0x00010000
  105. #define CAS_1110 0x00020000
  106. #define CAS_1111 0x00030000
  107. #define WE_0000 0x00000000
  108. #define WE_0001 0x00004000
  109. #define WE_1110 0x00008000
  110. #define WE_1111 0x0000C000
  111. #define GPL4_0000 0x00000000
  112. #define GPL4_0001 0x00001000
  113. #define GPL4_1110 0x00002000
  114. #define GPL4_1111 0x00003000
  115. #define GPL5_0000 0x00000000
  116. #define GPL5_0001 0x00000400
  117. #define GPL5_1110 0x00000800
  118. #define GPL5_1111 0x00000C00
  119. #define LOOP 0x00000080
  120. #define EXEN 0x00000040
  121. #define AMX_COL 0x00000000
  122. #define AMX_ROW 0x00000020
  123. #define AMX_MAR 0x00000030
  124. #define NA 0x00000008
  125. #define UTA 0x00000004
  126. #define TODT 0x00000002
  127. #define LAST 0x00000001
  128. /* #define CAS_LATENCY 3 */
  129. #define CAS_LATENCY 2
  130. const uint sdram_table[0x40] = {
  131. #if CAS_LATENCY == 3
  132. /* RSS */
  133. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  134. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  135. CS_0000 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  136. CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
  137. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  138. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  139. _NOT_USED_, _NOT_USED_,
  140. /* RBS */
  141. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  142. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  143. CS_0001 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  144. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  145. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  146. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  147. CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL, /* PALL */
  148. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | TODT | LAST, /* NOP */
  149. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  150. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  151. /* WSS */
  152. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  153. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  154. CS_0000 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */
  155. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
  156. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  157. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  158. /* WBS */
  159. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  160. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  161. CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL, /* WRITE */
  162. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  163. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  164. CS_1111 | BS_0001 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  165. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  166. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
  167. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  168. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  169. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  170. #endif
  171. #if CAS_LATENCY == 2
  172. /* RSS */
  173. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  174. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */
  175. CS_0001 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  176. CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */
  177. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  178. _NOT_USED_,
  179. _NOT_USED_, _NOT_USED_,
  180. /* RBS */
  181. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  182. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */
  183. CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  184. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  185. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  186. CS_1111 | BS_0001 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  187. CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */
  188. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  189. _NOT_USED_,
  190. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  191. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  192. /* WSS */
  193. CS_0001 | BS_1111 | A10_AAA0 | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  194. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */
  195. CS_0000 | BS_0001 | A10_0001 | RAS_1110 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */
  196. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  197. _NOT_USED_,
  198. _NOT_USED_, _NOT_USED_,
  199. _NOT_USED_,
  200. /* WBS */
  201. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  202. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */
  203. CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0001 | AMX_COL, /* WRITE */
  204. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  205. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  206. CS_1110 | BS_0001 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL | UTA, /* NOP */
  207. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  208. _NOT_USED_,
  209. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  210. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  211. _NOT_USED_, _NOT_USED_,
  212. #endif
  213. /* UPT */
  214. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_0001 | WE_1111 | AMX_COL | UTA | LOOP, /* ATRFR */
  215. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  216. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  217. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  218. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | LOOP, /* NOP */
  219. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  220. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  221. _NOT_USED_, _NOT_USED_,
  222. /* EXC */
  223. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | LAST,
  224. _NOT_USED_,
  225. /* REG */
  226. CS_1110 | BS_1111 | A10_1110 | RAS_1110 | CAS_1110 | WE_1110 | AMX_MAR | UTA,
  227. CS_0001 | BS_1111 | A10_0001 | RAS_0001 | CAS_0001 | WE_0001 | AMX_MAR | UTA | LAST,
  228. };
  229. /* 0xC8 = 0b11001000 , CAS3, >> 2 = 0b00 11 0 010 */
  230. /* 0x88 = 0b10001000 , CAS2, >> 2 = 0b00 10 0 010 */
  231. #define MAR_SDRAM_INIT ((CAS_LATENCY << 6) | 0x00000008LU)
  232. /* 8 */
  233. #define CFG_MAMR ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  234. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  235. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  236. void check_ram(unsigned int addr, unsigned int size)
  237. {
  238. unsigned int i, j, v, vv;
  239. volatile unsigned int *p;
  240. unsigned int pv;
  241. p = (unsigned int *)addr;
  242. pv = (unsigned int)p;
  243. for (i = 0; i < size / sizeof(unsigned int); i++, pv += sizeof(unsigned int))
  244. *p++ = pv;
  245. p = (unsigned int *)addr;
  246. for (i = 0; i < size / sizeof(unsigned int); i++) {
  247. v = (unsigned int)p;
  248. vv = *p;
  249. if (vv != v) {
  250. printf("%p: read %08x instead of %08x\n", p, vv, v);
  251. hang();
  252. }
  253. p++;
  254. }
  255. for (j = 0; j < 5; j++) {
  256. switch (j) {
  257. case 0: v = 0x00000000; break;
  258. case 1: v = 0xffffffff; break;
  259. case 2: v = 0x55555555; break;
  260. case 3: v = 0xaaaaaaaa; break;
  261. default:v = 0xdeadbeef; break;
  262. }
  263. p = (unsigned int *)addr;
  264. for (i = 0; i < size / sizeof(unsigned int); i++) {
  265. *p = v;
  266. vv = *p;
  267. if (vv != v) {
  268. printf("%p: read %08x instead of %08x\n", p, vv, v);
  269. hang();
  270. }
  271. *p = ~v;
  272. p++;
  273. }
  274. }
  275. }
  276. long int initdram(int board_type)
  277. {
  278. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  279. volatile memctl8xx_t *memctl = &immap->im_memctl;
  280. long int size;
  281. upmconfig(UPMB, (uint *) sdram_table, sizeof(sdram_table) / sizeof(uint));
  282. /*
  283. * Preliminary prescaler for refresh
  284. */
  285. memctl->memc_mptpr = MPTPR_PTP_DIV8;
  286. memctl->memc_mar = MAR_SDRAM_INIT; /* 32-bit address to be output on the address bus if AMX = 0b11 */
  287. /*
  288. * Map controller bank 3 to the SDRAM bank at preliminary address.
  289. */
  290. memctl->memc_or3 = CFG_OR3_PRELIM;
  291. memctl->memc_br3 = CFG_BR3_PRELIM;
  292. memctl->memc_mbmr = CFG_MAMR & ~MAMR_PTAE; /* no refresh yet */
  293. udelay(200);
  294. /* perform SDRAM initialisation sequence */
  295. memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(1) | MCR_MAD(0x3C); /* precharge all */
  296. udelay(1);
  297. memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(2) | MCR_MAD(0x30); /* refresh 2 times(0) */
  298. udelay(1);
  299. memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(1) | MCR_MAD(0x3E); /* exception program (write mar)*/
  300. udelay(1);
  301. memctl->memc_mbmr |= MAMR_PTAE; /* enable refresh */
  302. udelay(10000);
  303. {
  304. u32 d1, d2;
  305. d1 = 0xAA55AA55;
  306. *(volatile u32 *)0 = d1;
  307. d2 = *(volatile u32 *)0;
  308. if (d1 != d2) {
  309. printf("DRAM fails: wrote 0x%08x read 0x%08x\n", d1, d2);
  310. hang();
  311. }
  312. d1 = 0x55AA55AA;
  313. *(volatile u32 *)0 = d1;
  314. d2 = *(volatile u32 *)0;
  315. if (d1 != d2) {
  316. printf("DRAM fails: wrote 0x%08x read 0x%08x\n", d1, d2);
  317. hang();
  318. }
  319. }
  320. size = get_ram_size((long *)0, SDRAM_MAX_SIZE);
  321. #if 0
  322. printf("check 0\n");
  323. check_ram(( 0 << 20), (2 << 20));
  324. printf("check 16\n");
  325. check_ram((16 << 20), (2 << 20));
  326. printf("check 32\n");
  327. check_ram((32 << 20), (2 << 20));
  328. printf("check 48\n");
  329. check_ram((48 << 20), (2 << 20));
  330. #endif
  331. if (size == 0) {
  332. printf("SIZE is zero: LOOP on 0\n");
  333. for (;;) {
  334. *(volatile u32 *)0 = 0;
  335. (void)*(volatile u32 *)0;
  336. }
  337. }
  338. return size;
  339. }
  340. /* ------------------------------------------------------------------------- */
  341. void reset_phys(void)
  342. {
  343. int phyno;
  344. unsigned short v;
  345. udelay(10000);
  346. /* reset the damn phys */
  347. mii_init();
  348. for (phyno = 0; phyno < 32; ++phyno) {
  349. miiphy_read(phyno, PHY_PHYIDR1, &v);
  350. if (v == 0xFFFF)
  351. continue;
  352. miiphy_write(phyno, PHY_BMCR, PHY_BMCR_POWD);
  353. udelay(10000);
  354. miiphy_write(phyno, PHY_BMCR, PHY_BMCR_RESET | PHY_BMCR_AUTON);
  355. udelay(10000);
  356. }
  357. }
  358. /* ------------------------------------------------------------------------- */
  359. /* GP = general purpose, SP = special purpose (on chip peripheral) */
  360. /* bits that can have a special purpose or can be configured as inputs/outputs */
  361. #define PA_GP_INMASK 0
  362. #define PA_GP_OUTMASK (_BW(3) | _BW(7) | _BW(10) | _BW(14) | _BW(15))
  363. #define PA_SP_MASK 0
  364. #define PA_ODR_VAL 0
  365. #define PA_GP_OUTVAL (_BW(3) | _BW(14) | _BW(15))
  366. #define PA_SP_DIRVAL 0
  367. #define PB_GP_INMASK _B(28)
  368. #define PB_GP_OUTMASK (_B(19) | _B(23) | _B(26) | _B(27) | _B(29) | _B(30))
  369. #define PB_SP_MASK (_BR(22, 25))
  370. #define PB_ODR_VAL 0
  371. #define PB_GP_OUTVAL (_B(26) | _B(27) | _B(29) | _B(30))
  372. #define PB_SP_DIRVAL 0
  373. #define PC_GP_INMASK _BW(12)
  374. #define PC_GP_OUTMASK (_BW(10) | _BW(11) | _BW(13) | _BW(15))
  375. #define PC_SP_MASK 0
  376. #define PC_SOVAL 0
  377. #define PC_INTVAL 0
  378. #define PC_GP_OUTVAL (_BW(10) | _BW(11))
  379. #define PC_SP_DIRVAL 0
  380. #define PE_GP_INMASK _B(31)
  381. #define PE_GP_OUTMASK (_B(17) | _B(18) |_B(20) | _B(24) | _B(27) | _B(28) | _B(29) | _B(30))
  382. #define PE_SP_MASK 0
  383. #define PE_ODR_VAL 0
  384. #define PE_GP_OUTVAL (_B(20) | _B(24) | _B(27) | _B(28))
  385. #define PE_SP_DIRVAL 0
  386. int board_early_init_f(void)
  387. {
  388. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  389. volatile iop8xx_t *ioport = &immap->im_ioport;
  390. volatile cpm8xx_t *cpm = &immap->im_cpm;
  391. volatile memctl8xx_t *memctl = &immap->im_memctl;
  392. /* NAND chip select */
  393. memctl->memc_or1 = ((0xFFFFFFFFLU & ~(NAND_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_8_CLK | OR_EHTR | OR_TRLX);
  394. memctl->memc_br1 = ((NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_V);
  395. /* DSP chip select */
  396. memctl->memc_or2 = ((0xFFFFFFFFLU & ~(DSP_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_ACS_DIV2 | OR_SETA | OR_TRLX);
  397. memctl->memc_br2 = ((DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_V);
  398. /* External register chip select */
  399. memctl->memc_or4 = ((0xFFFFFFFFLU & ~(ER_SIZE - 1)) | OR_BI | OR_SCY_4_CLK);
  400. memctl->memc_br4 = ((ER_BASE & BR_BA_MSK) | BR_PS_32 | BR_V);
  401. memctl->memc_br5 &= ~BR_V;
  402. memctl->memc_br6 &= ~BR_V;
  403. memctl->memc_br7 &= ~BR_V;
  404. ioport->iop_padat = PA_GP_OUTVAL;
  405. ioport->iop_paodr = PA_ODR_VAL;
  406. ioport->iop_padir = PA_GP_OUTMASK | PA_SP_DIRVAL;
  407. ioport->iop_papar = PA_SP_MASK;
  408. cpm->cp_pbdat = PB_GP_OUTVAL;
  409. cpm->cp_pbodr = PB_ODR_VAL;
  410. cpm->cp_pbdir = PB_GP_OUTMASK | PB_SP_DIRVAL;
  411. cpm->cp_pbpar = PB_SP_MASK;
  412. ioport->iop_pcdat = PC_GP_OUTVAL;
  413. ioport->iop_pcdir = PC_GP_OUTMASK | PC_SP_DIRVAL;
  414. ioport->iop_pcso = PC_SOVAL;
  415. ioport->iop_pcint = PC_INTVAL;
  416. ioport->iop_pcpar = PC_SP_MASK;
  417. cpm->cp_pedat = PE_GP_OUTVAL;
  418. cpm->cp_peodr = PE_ODR_VAL;
  419. cpm->cp_pedir = PE_GP_OUTMASK | PE_SP_DIRVAL;
  420. cpm->cp_pepar = PE_SP_MASK;
  421. return 0;
  422. }
  423. #if (CONFIG_COMMANDS & CFG_CMD_NAND)
  424. #include <linux/mtd/nand.h>
  425. extern ulong nand_probe(ulong physadr);
  426. extern struct nand_chip nand_dev_desc[CFG_MAX_NAND_DEVICE];
  427. void nand_init(void)
  428. {
  429. unsigned long totlen;
  430. totlen = nand_probe(CFG_NAND_BASE);
  431. printf ("%4lu MB\n", totlen >> 20);
  432. }
  433. #endif
  434. #ifdef CONFIG_HW_WATCHDOG
  435. void hw_watchdog_reset(void)
  436. {
  437. /* XXX add here the really funky stuff */
  438. }
  439. #endif
  440. #ifdef CONFIG_SHOW_ACTIVITY
  441. static volatile int left_to_poll = PHONE_CONSOLE_POLL_HZ; /* poll */
  442. /* called from timer interrupt every 1/CFG_HZ sec */
  443. void board_show_activity(ulong timestamp)
  444. {
  445. if (left_to_poll > -PHONE_CONSOLE_POLL_HZ)
  446. --left_to_poll;
  447. }
  448. extern void phone_console_do_poll(void);
  449. static void do_poll(void)
  450. {
  451. unsigned int base;
  452. while (left_to_poll <= 0) {
  453. phone_console_do_poll();
  454. base = left_to_poll + PHONE_CONSOLE_POLL_HZ;
  455. do {
  456. left_to_poll = base;
  457. } while (base != left_to_poll);
  458. }
  459. }
  460. /* called when looping */
  461. void show_activity(int arg)
  462. {
  463. do_poll();
  464. }
  465. #endif
  466. #if defined(CFG_CONSOLE_IS_IN_ENV) && defined(CFG_CONSOLE_OVERWRITE_ROUTINE)
  467. int overwrite_console(void)
  468. {
  469. /* printf("overwrite_console called\n"); */
  470. return 0;
  471. }
  472. #endif
  473. extern int drv_phone_init(void);
  474. extern int drv_phone_use_me(void);
  475. int misc_init_r(void)
  476. {
  477. return drv_phone_init();
  478. }
  479. int last_stage_init(void)
  480. {
  481. int i;
  482. reset_phys();
  483. /* check in order to enable the local console */
  484. left_to_poll = PHONE_CONSOLE_POLL_HZ;
  485. i = CFG_HZ * 2;
  486. while (i > 0) {
  487. if (tstc()) {
  488. getc();
  489. break;
  490. }
  491. do_poll();
  492. if (drv_phone_use_me()) {
  493. console_assign(stdin, "phone");
  494. console_assign(stdout, "phone");
  495. console_assign(stderr, "phone");
  496. setenv("bootdelay", "-1");
  497. break;
  498. }
  499. udelay(1000000 / CFG_HZ);
  500. i--;
  501. left_to_poll--;
  502. }
  503. left_to_poll = PHONE_CONSOLE_POLL_HZ;
  504. return 0;
  505. }