mxs_spi.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * Freescale i.MX28 SPI driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. * NOTE: This driver only supports the SPI-controller chipselects,
  23. * GPIO driven chipselects are not supported.
  24. */
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <spi.h>
  28. #include <asm/errno.h>
  29. #include <asm/io.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/imx-regs.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/imx-common/dma.h>
  34. #define MXS_SPI_MAX_TIMEOUT 1000000
  35. #define MXS_SPI_PORT_OFFSET 0x2000
  36. #define MXS_SSP_CHIPSELECT_MASK 0x00300000
  37. #define MXS_SSP_CHIPSELECT_SHIFT 20
  38. #define MXSSSP_SMALL_TRANSFER 512
  39. struct mxs_spi_slave {
  40. struct spi_slave slave;
  41. uint32_t max_khz;
  42. uint32_t mode;
  43. struct mxs_ssp_regs *regs;
  44. };
  45. static inline struct mxs_spi_slave *to_mxs_slave(struct spi_slave *slave)
  46. {
  47. return container_of(slave, struct mxs_spi_slave, slave);
  48. }
  49. void spi_init(void)
  50. {
  51. }
  52. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  53. {
  54. /* MXS SPI: 4 ports and 3 chip selects maximum */
  55. if (!mxs_ssp_bus_id_valid(bus) || cs > 2)
  56. return 0;
  57. else
  58. return 1;
  59. }
  60. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  61. unsigned int max_hz, unsigned int mode)
  62. {
  63. struct mxs_spi_slave *mxs_slave;
  64. struct mxs_ssp_regs *ssp_regs;
  65. int reg;
  66. if (!spi_cs_is_valid(bus, cs)) {
  67. printf("mxs_spi: invalid bus %d / chip select %d\n", bus, cs);
  68. return NULL;
  69. }
  70. mxs_slave = spi_alloc_slave(struct mxs_spi_slave, bus, cs);
  71. if (!mxs_slave)
  72. return NULL;
  73. if (mxs_dma_init_channel(MXS_DMA_CHANNEL_AHB_APBH_SSP0 + bus))
  74. goto err_init;
  75. mxs_slave->max_khz = max_hz / 1000;
  76. mxs_slave->mode = mode;
  77. mxs_slave->regs = mxs_ssp_regs_by_bus(bus);
  78. ssp_regs = mxs_slave->regs;
  79. reg = readl(&ssp_regs->hw_ssp_ctrl0);
  80. reg &= ~(MXS_SSP_CHIPSELECT_MASK);
  81. reg |= cs << MXS_SSP_CHIPSELECT_SHIFT;
  82. writel(reg, &ssp_regs->hw_ssp_ctrl0);
  83. return &mxs_slave->slave;
  84. err_init:
  85. free(mxs_slave);
  86. return NULL;
  87. }
  88. void spi_free_slave(struct spi_slave *slave)
  89. {
  90. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  91. free(mxs_slave);
  92. }
  93. int spi_claim_bus(struct spi_slave *slave)
  94. {
  95. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  96. struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
  97. uint32_t reg = 0;
  98. mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  99. writel(SSP_CTRL0_BUS_WIDTH_ONE_BIT, &ssp_regs->hw_ssp_ctrl0);
  100. reg = SSP_CTRL1_SSP_MODE_SPI | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS;
  101. reg |= (mxs_slave->mode & SPI_CPOL) ? SSP_CTRL1_POLARITY : 0;
  102. reg |= (mxs_slave->mode & SPI_CPHA) ? SSP_CTRL1_PHASE : 0;
  103. writel(reg, &ssp_regs->hw_ssp_ctrl1);
  104. writel(0, &ssp_regs->hw_ssp_cmd0);
  105. mxs_set_ssp_busclock(slave->bus, mxs_slave->max_khz);
  106. return 0;
  107. }
  108. void spi_release_bus(struct spi_slave *slave)
  109. {
  110. }
  111. static void mxs_spi_start_xfer(struct mxs_ssp_regs *ssp_regs)
  112. {
  113. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_set);
  114. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_clr);
  115. }
  116. static void mxs_spi_end_xfer(struct mxs_ssp_regs *ssp_regs)
  117. {
  118. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_clr);
  119. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_set);
  120. }
  121. static int mxs_spi_xfer_pio(struct mxs_spi_slave *slave,
  122. char *data, int length, int write, unsigned long flags)
  123. {
  124. struct mxs_ssp_regs *ssp_regs = slave->regs;
  125. if (flags & SPI_XFER_BEGIN)
  126. mxs_spi_start_xfer(ssp_regs);
  127. while (length--) {
  128. /* We transfer 1 byte */
  129. #if defined(CONFIG_MX23)
  130. writel(SSP_CTRL0_XFER_COUNT_MASK, &ssp_regs->hw_ssp_ctrl0_clr);
  131. writel(1, &ssp_regs->hw_ssp_ctrl0_set);
  132. #elif defined(CONFIG_MX28)
  133. writel(1, &ssp_regs->hw_ssp_xfer_size);
  134. #endif
  135. if ((flags & SPI_XFER_END) && !length)
  136. mxs_spi_end_xfer(ssp_regs);
  137. if (write)
  138. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_clr);
  139. else
  140. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_set);
  141. writel(SSP_CTRL0_RUN, &ssp_regs->hw_ssp_ctrl0_set);
  142. if (mxs_wait_mask_set(&ssp_regs->hw_ssp_ctrl0_reg,
  143. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  144. printf("MXS SPI: Timeout waiting for start\n");
  145. return -ETIMEDOUT;
  146. }
  147. if (write)
  148. writel(*data++, &ssp_regs->hw_ssp_data);
  149. writel(SSP_CTRL0_DATA_XFER, &ssp_regs->hw_ssp_ctrl0_set);
  150. if (!write) {
  151. if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_status_reg,
  152. SSP_STATUS_FIFO_EMPTY, MXS_SPI_MAX_TIMEOUT)) {
  153. printf("MXS SPI: Timeout waiting for data\n");
  154. return -ETIMEDOUT;
  155. }
  156. *data = readl(&ssp_regs->hw_ssp_data);
  157. data++;
  158. }
  159. if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_ctrl0_reg,
  160. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  161. printf("MXS SPI: Timeout waiting for finish\n");
  162. return -ETIMEDOUT;
  163. }
  164. }
  165. return 0;
  166. }
  167. static int mxs_spi_xfer_dma(struct mxs_spi_slave *slave,
  168. char *data, int length, int write, unsigned long flags)
  169. {
  170. const int xfer_max_sz = 0xff00;
  171. const int desc_count = DIV_ROUND_UP(length, xfer_max_sz) + 1;
  172. struct mxs_ssp_regs *ssp_regs = slave->regs;
  173. struct mxs_dma_desc *dp;
  174. uint32_t ctrl0;
  175. uint32_t cache_data_count;
  176. const uint32_t dstart = (uint32_t)data;
  177. int dmach;
  178. int tl;
  179. int ret = 0;
  180. #if defined(CONFIG_MX23)
  181. const int mxs_spi_pio_words = 1;
  182. #elif defined(CONFIG_MX28)
  183. const int mxs_spi_pio_words = 4;
  184. #endif
  185. ALLOC_CACHE_ALIGN_BUFFER(struct mxs_dma_desc, desc, desc_count);
  186. memset(desc, 0, sizeof(struct mxs_dma_desc) * desc_count);
  187. ctrl0 = readl(&ssp_regs->hw_ssp_ctrl0);
  188. ctrl0 |= SSP_CTRL0_DATA_XFER;
  189. if (flags & SPI_XFER_BEGIN)
  190. ctrl0 |= SSP_CTRL0_LOCK_CS;
  191. if (!write)
  192. ctrl0 |= SSP_CTRL0_READ;
  193. if (length % ARCH_DMA_MINALIGN)
  194. cache_data_count = roundup(length, ARCH_DMA_MINALIGN);
  195. else
  196. cache_data_count = length;
  197. /* Flush data to DRAM so DMA can pick them up */
  198. if (write)
  199. flush_dcache_range(dstart, dstart + cache_data_count);
  200. /* Invalidate the area, so no writeback into the RAM races with DMA */
  201. invalidate_dcache_range(dstart, dstart + cache_data_count);
  202. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + slave->slave.bus;
  203. dp = desc;
  204. while (length) {
  205. dp->address = (dma_addr_t)dp;
  206. dp->cmd.address = (dma_addr_t)data;
  207. /*
  208. * This is correct, even though it does indeed look insane.
  209. * I hereby have to, wholeheartedly, thank Freescale Inc.,
  210. * for always inventing insane hardware and keeping me busy
  211. * and employed ;-)
  212. */
  213. if (write)
  214. dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  215. else
  216. dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  217. /*
  218. * The DMA controller can transfer large chunks (64kB) at
  219. * time by setting the transfer length to 0. Setting tl to
  220. * 0x10000 will overflow below and make .data contain 0.
  221. * Otherwise, 0xff00 is the transfer maximum.
  222. */
  223. if (length >= 0x10000)
  224. tl = 0x10000;
  225. else
  226. tl = min(length, xfer_max_sz);
  227. dp->cmd.data |=
  228. ((tl & 0xffff) << MXS_DMA_DESC_BYTES_OFFSET) |
  229. (mxs_spi_pio_words << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
  230. MXS_DMA_DESC_HALT_ON_TERMINATE |
  231. MXS_DMA_DESC_TERMINATE_FLUSH;
  232. data += tl;
  233. length -= tl;
  234. if (!length) {
  235. dp->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM;
  236. if (flags & SPI_XFER_END) {
  237. ctrl0 &= ~SSP_CTRL0_LOCK_CS;
  238. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  239. }
  240. }
  241. /*
  242. * Write CTRL0, CMD0, CMD1 and XFER_SIZE registers in
  243. * case of MX28, write only CTRL0 in case of MX23 due
  244. * to the difference in register layout. It is utterly
  245. * essential that the XFER_SIZE register is written on
  246. * a per-descriptor basis with the same size as is the
  247. * descriptor!
  248. */
  249. dp->cmd.pio_words[0] = ctrl0;
  250. #ifdef CONFIG_MX28
  251. dp->cmd.pio_words[1] = 0;
  252. dp->cmd.pio_words[2] = 0;
  253. dp->cmd.pio_words[3] = tl;
  254. #endif
  255. mxs_dma_desc_append(dmach, dp);
  256. dp++;
  257. }
  258. if (mxs_dma_go(dmach))
  259. ret = -EINVAL;
  260. /* The data arrived into DRAM, invalidate cache over them */
  261. if (!write)
  262. invalidate_dcache_range(dstart, dstart + cache_data_count);
  263. return ret;
  264. }
  265. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  266. const void *dout, void *din, unsigned long flags)
  267. {
  268. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  269. struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
  270. int len = bitlen / 8;
  271. char dummy;
  272. int write = 0;
  273. char *data = NULL;
  274. int dma = 1;
  275. if (bitlen == 0) {
  276. if (flags & SPI_XFER_END) {
  277. din = (void *)&dummy;
  278. len = 1;
  279. } else
  280. return 0;
  281. }
  282. /* Half-duplex only */
  283. if (din && dout)
  284. return -EINVAL;
  285. /* No data */
  286. if (!din && !dout)
  287. return 0;
  288. if (dout) {
  289. data = (char *)dout;
  290. write = 1;
  291. } else if (din) {
  292. data = (char *)din;
  293. write = 0;
  294. }
  295. /*
  296. * Check for alignment, if the buffer is aligned, do DMA transfer,
  297. * PIO otherwise. This is a temporary workaround until proper bounce
  298. * buffer is in place.
  299. */
  300. if (dma) {
  301. if (((uint32_t)data) & (ARCH_DMA_MINALIGN - 1))
  302. dma = 0;
  303. if (((uint32_t)len) & (ARCH_DMA_MINALIGN - 1))
  304. dma = 0;
  305. }
  306. if (!dma || (len < MXSSSP_SMALL_TRANSFER)) {
  307. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  308. return mxs_spi_xfer_pio(mxs_slave, data, len, write, flags);
  309. } else {
  310. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  311. return mxs_spi_xfer_dma(mxs_slave, data, len, write, flags);
  312. }
  313. }