p2020ds.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/mp.h>
  38. #include <netdev.h>
  39. #include "../common/pixis.h"
  40. #include "../common/sgmii_riser.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. phys_size_t fixed_sdram(void);
  43. int checkboard(void)
  44. {
  45. u8 sw7;
  46. u8 *pixis_base = (u8 *)PIXIS_BASE;
  47. puts("Board: P2020DS ");
  48. #ifdef CONFIG_PHYS_64BIT
  49. puts("(36-bit addrmap) ");
  50. #endif
  51. printf("Sys ID: 0x%02x, "
  52. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  53. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  54. in_8(pixis_base + PIXIS_PVER));
  55. sw7 = in_8(pixis_base + PIXIS_SW(7));
  56. switch ((sw7 & PIXIS_SW7_LBMAP) >> 6) {
  57. case 0:
  58. case 1:
  59. printf ("vBank: %d\n", ((sw7 & PIXIS_SW7_VBANK) >> 4));
  60. break;
  61. case 2:
  62. case 3:
  63. puts ("Promjet\n");
  64. break;
  65. }
  66. return 0;
  67. }
  68. phys_size_t initdram(int board_type)
  69. {
  70. phys_size_t dram_size = 0;
  71. puts("Initializing....");
  72. #ifdef CONFIG_SPD_EEPROM
  73. dram_size = fsl_ddr_sdram();
  74. #else
  75. dram_size = fixed_sdram();
  76. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  77. dram_size,
  78. LAW_TRGT_IF_DDR) < 0) {
  79. printf("ERROR setting Local Access Windows for DDR\n");
  80. return 0;
  81. };
  82. #endif
  83. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  84. dram_size *= 0x100000;
  85. puts(" DDR: ");
  86. return dram_size;
  87. }
  88. #if !defined(CONFIG_SPD_EEPROM)
  89. /*
  90. * Fixed sdram init -- doesn't use serial presence detect.
  91. */
  92. phys_size_t fixed_sdram(void)
  93. {
  94. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  95. uint d_init;
  96. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  97. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  98. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  99. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  100. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  101. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
  102. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  103. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  104. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  105. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  106. ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
  107. ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
  108. ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
  109. ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
  110. ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
  111. if (!strcmp("performance", getenv("perf_mode"))) {
  112. /* Performance Mode Values */
  113. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
  114. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
  115. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
  116. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
  117. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
  118. asm("sync;isync");
  119. udelay(500);
  120. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
  121. } else {
  122. /* Stable Mode Values */
  123. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  124. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  125. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  126. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  127. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  128. /* ECC will be assumed in stable mode */
  129. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  130. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  131. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  132. asm("sync;isync");
  133. udelay(500);
  134. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  135. }
  136. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  137. d_init = 1;
  138. debug("DDR - 1st controller: memory initializing\n");
  139. /*
  140. * Poll until memory is initialized.
  141. * 512 Meg at 400 might hit this 200 times or so.
  142. */
  143. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  144. udelay(1000);
  145. debug("DDR: memory initialized\n\n");
  146. asm("sync; isync");
  147. udelay(500);
  148. #endif
  149. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  150. }
  151. #endif
  152. #ifdef CONFIG_PCIE1
  153. static struct pci_controller pcie1_hose;
  154. #endif
  155. #ifdef CONFIG_PCIE2
  156. static struct pci_controller pcie2_hose;
  157. #endif
  158. #ifdef CONFIG_PCIE3
  159. static struct pci_controller pcie3_hose;
  160. #endif
  161. int first_free_busno = 0;
  162. #ifdef CONFIG_PCI
  163. void pci_init_board(void)
  164. {
  165. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  166. uint devdisr = gur->devdisr;
  167. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  168. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  169. volatile ccsr_fsl_pci_t *pci;
  170. struct pci_controller *hose;
  171. int pcie_ep, pcie_configured;
  172. struct pci_region *r;
  173. /* u32 temp32; */
  174. debug(" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  175. devdisr, io_sel, host_agent);
  176. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  177. printf(" eTSEC2 is in sgmii mode.\n");
  178. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  179. printf(" eTSEC3 is in sgmii mode.\n");
  180. #ifdef CONFIG_PCIE2
  181. pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  182. hose = &pcie2_hose;
  183. pcie_ep = (host_agent == 2) || (host_agent == 4) ||
  184. (host_agent == 6) || (host_agent == 0);
  185. pcie_configured = (io_sel == 0x2) || (io_sel == 0xe);
  186. r = hose->regions;
  187. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)) {
  188. printf("\n PCIE2 connected to ULI as %s (base addr %x)",
  189. pcie_ep ? "End Point" : "Root Complex",
  190. (uint)pci);
  191. if (pci->pme_msg_det) {
  192. pci->pme_msg_det = 0xffffffff;
  193. debug(" with errors. Clearing. Now 0x%08x",
  194. pci->pme_msg_det);
  195. }
  196. printf("\n");
  197. /* inbound */
  198. r += fsl_pci_setup_inbound_windows(r);
  199. /* outbound memory */
  200. pci_set_region(r++,
  201. CONFIG_SYS_PCIE2_MEM_BUS,
  202. CONFIG_SYS_PCIE2_MEM_PHYS,
  203. CONFIG_SYS_PCIE2_MEM_SIZE,
  204. PCI_REGION_MEM);
  205. /* outbound io */
  206. pci_set_region(r++,
  207. CONFIG_SYS_PCIE2_IO_BUS,
  208. CONFIG_SYS_PCIE2_IO_PHYS,
  209. CONFIG_SYS_PCIE2_IO_SIZE,
  210. PCI_REGION_IO);
  211. hose->region_count = r - hose->regions;
  212. hose->first_busno = first_free_busno;
  213. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  214. (int)&pci->cfg_data);
  215. fsl_pci_init(hose);
  216. first_free_busno = hose->last_busno+1;
  217. printf(" PCIE2 on bus %02x - %02x\n",
  218. hose->first_busno, hose->last_busno);
  219. /*
  220. * The workaround doesn't work on p2020 because the location
  221. * we try and read isn't valid on p2020, fix this later
  222. */
  223. #if 0
  224. /*
  225. * Activate ULI1575 legacy chip by performing a fake
  226. * memory access. Needed to make ULI RTC work.
  227. * Device 1d has the first on-board memory BAR.
  228. */
  229. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0),
  230. PCI_BASE_ADDRESS_1, &temp32);
  231. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  232. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  233. temp32, 4, 0);
  234. debug(" uli1575 read to %p\n", p);
  235. in_be32(p);
  236. }
  237. #endif
  238. } else {
  239. printf(" PCIE2: disabled\n");
  240. }
  241. #else
  242. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  243. #endif
  244. #ifdef CONFIG_PCIE3
  245. pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  246. hose = &pcie3_hose;
  247. pcie_ep = (host_agent == 0) || (host_agent == 3) ||
  248. (host_agent == 5) || (host_agent == 6);
  249. pcie_configured = (io_sel == 0x2) || (io_sel == 0x4);
  250. r = hose->regions;
  251. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)) {
  252. printf("\n PCIE3 connected to Slot 1 as %s (base addr %x)",
  253. pcie_ep ? "End Point" : "Root Complex",
  254. (uint)pci);
  255. if (pci->pme_msg_det) {
  256. pci->pme_msg_det = 0xffffffff;
  257. debug(" with errors. Clearing. Now 0x%08x",
  258. pci->pme_msg_det);
  259. }
  260. printf("\n");
  261. /* inbound */
  262. r += fsl_pci_setup_inbound_windows(r);
  263. /* outbound memory */
  264. pci_set_region(r++,
  265. CONFIG_SYS_PCIE3_MEM_BUS,
  266. CONFIG_SYS_PCIE3_MEM_PHYS,
  267. CONFIG_SYS_PCIE3_MEM_SIZE,
  268. PCI_REGION_MEM);
  269. /* outbound io */
  270. pci_set_region(r++,
  271. CONFIG_SYS_PCIE3_IO_BUS,
  272. CONFIG_SYS_PCIE3_IO_PHYS,
  273. CONFIG_SYS_PCIE3_IO_SIZE,
  274. PCI_REGION_IO);
  275. hose->region_count = r - hose->regions;
  276. hose->first_busno = first_free_busno;
  277. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  278. (int)&pci->cfg_data);
  279. fsl_pci_init(hose);
  280. first_free_busno = hose->last_busno+1;
  281. printf(" PCIE3 on bus %02x - %02x\n",
  282. hose->first_busno, hose->last_busno);
  283. } else {
  284. printf(" PCIE3: disabled\n");
  285. }
  286. #else
  287. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  288. #endif
  289. #ifdef CONFIG_PCIE1
  290. pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  291. hose = &pcie1_hose;
  292. pcie_ep = (host_agent <= 1) || (host_agent == 4) || (host_agent == 5);
  293. pcie_configured = (io_sel & 6) || (io_sel == 0xE) || (io_sel == 0xF);
  294. r = hose->regions;
  295. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)) {
  296. printf("\n PCIE1 connected to Slot 2 as %s (base addr %x)",
  297. pcie_ep ? "End Point" : "Root Complex",
  298. (uint)pci);
  299. if (pci->pme_msg_det) {
  300. pci->pme_msg_det = 0xffffffff;
  301. debug(" with errors. Clearing. Now 0x%08x",
  302. pci->pme_msg_det);
  303. }
  304. printf("\n");
  305. /* inbound */
  306. r += fsl_pci_setup_inbound_windows(r);
  307. /* outbound memory */
  308. pci_set_region(r++,
  309. CONFIG_SYS_PCIE1_MEM_BUS,
  310. CONFIG_SYS_PCIE1_MEM_PHYS,
  311. CONFIG_SYS_PCIE1_MEM_SIZE,
  312. PCI_REGION_MEM);
  313. /* outbound io */
  314. pci_set_region(r++,
  315. CONFIG_SYS_PCIE1_IO_BUS,
  316. CONFIG_SYS_PCIE1_IO_PHYS,
  317. CONFIG_SYS_PCIE1_IO_SIZE,
  318. PCI_REGION_IO);
  319. hose->region_count = r - hose->regions;
  320. hose->first_busno = first_free_busno;
  321. pci_setup_indirect(hose, (int)&pci->cfg_addr,
  322. (int)&pci->cfg_data);
  323. fsl_pci_init(hose);
  324. first_free_busno = hose->last_busno+1;
  325. printf(" PCIE1 on bus %02x - %02x\n",
  326. hose->first_busno, hose->last_busno);
  327. } else {
  328. printf(" PCIE1: disabled\n");
  329. }
  330. #else
  331. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  332. #endif
  333. }
  334. #endif
  335. int board_early_init_r(void)
  336. {
  337. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  338. const u8 flash_esel = 2;
  339. /*
  340. * Remap Boot flash + PROMJET region to caching-inhibited
  341. * so that flash can be erased properly.
  342. */
  343. /* Flush d-cache and invalidate i-cache of any FLASH data */
  344. flush_dcache();
  345. invalidate_icache();
  346. /* invalidate existing TLB entry for flash + promjet */
  347. disable_tlb(flash_esel);
  348. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  349. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  350. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  351. return 0;
  352. }
  353. #ifdef CONFIG_GET_CLK_FROM_ICS307
  354. /* decode S[0-2] to Output Divider (OD) */
  355. static unsigned char ics307_S_to_OD[] = {
  356. 10, 2, 8, 4, 5, 7, 3, 6
  357. };
  358. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  359. * the control bytes being programmed into it. */
  360. /* XXX: This function should probably go into a common library */
  361. static unsigned long
  362. ics307_clk_freq(unsigned char cw0, unsigned char cw1, unsigned char cw2)
  363. {
  364. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  365. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  366. unsigned long RDW = cw2 & 0x7F;
  367. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  368. unsigned long freq;
  369. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  370. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  371. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  372. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  373. *
  374. * R6:R0 = Reference Divider Word (RDW)
  375. * V8:V0 = VCO Divider Word (VDW)
  376. * S2:S0 = Output Divider Select (OD)
  377. * F1:F0 = Function of CLK2 Output
  378. * TTL = duty cycle
  379. * C1:C0 = internal load capacitance for cyrstal
  380. */
  381. /* Adding 1 to get a "nicely" rounded number, but this needs
  382. * more tweaking to get a "properly" rounded number. */
  383. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  384. debug("ICS307: CW[0-2]: %02X %02X %02X => %lu Hz\n", cw0, cw1, cw2,
  385. freq);
  386. return freq;
  387. }
  388. unsigned long get_board_sys_clk(ulong dummy)
  389. {
  390. return gd->bus_clk;
  391. }
  392. unsigned long get_board_ddr_clk(ulong dummy)
  393. {
  394. return gd->mem_clk;
  395. }
  396. unsigned long
  397. calculate_board_sys_clk(ulong dummy)
  398. {
  399. ulong val;
  400. u8 *pixis_base = (u8 *)PIXIS_BASE;
  401. val = ics307_clk_freq(
  402. in_8(pixis_base + PIXIS_VSYSCLK0),
  403. in_8(pixis_base + PIXIS_VSYSCLK1),
  404. in_8(pixis_base + PIXIS_VSYSCLK2));
  405. debug("sysclk val = %lu\n", val);
  406. return val;
  407. }
  408. unsigned long
  409. calculate_board_ddr_clk(ulong dummy)
  410. {
  411. ulong val;
  412. u8 *pixis_base = (u8 *)PIXIS_BASE;
  413. val = ics307_clk_freq(
  414. in_8(pixis_base + PIXIS_VDDRCLK0),
  415. in_8(pixis_base + PIXIS_VDDRCLK1),
  416. in_8(pixis_base + PIXIS_VDDRCLK2));
  417. debug("ddrclk val = %lu\n", val);
  418. return val;
  419. }
  420. #else
  421. unsigned long get_board_sys_clk(ulong dummy)
  422. {
  423. u8 i;
  424. ulong val = 0;
  425. u8 *pixis_base = (u8 *)PIXIS_BASE;
  426. i = in_8(pixis_base + PIXIS_SPD);
  427. i &= 0x07;
  428. switch (i) {
  429. case 0:
  430. val = 33333333;
  431. break;
  432. case 1:
  433. val = 40000000;
  434. break;
  435. case 2:
  436. val = 50000000;
  437. break;
  438. case 3:
  439. val = 66666666;
  440. break;
  441. case 4:
  442. val = 83333333;
  443. break;
  444. case 5:
  445. val = 100000000;
  446. break;
  447. case 6:
  448. val = 133333333;
  449. break;
  450. case 7:
  451. val = 166666666;
  452. break;
  453. }
  454. return val;
  455. }
  456. unsigned long get_board_ddr_clk(ulong dummy)
  457. {
  458. u8 i;
  459. ulong val = 0;
  460. u8 *pixis_base = (u8 *)PIXIS_BASE;
  461. i = in_8(pixis_base + PIXIS_SPD);
  462. i &= 0x38;
  463. i >>= 3;
  464. switch (i) {
  465. case 0:
  466. val = 33333333;
  467. break;
  468. case 1:
  469. val = 40000000;
  470. break;
  471. case 2:
  472. val = 50000000;
  473. break;
  474. case 3:
  475. val = 66666666;
  476. break;
  477. case 4:
  478. val = 83333333;
  479. break;
  480. case 5:
  481. val = 100000000;
  482. break;
  483. case 6:
  484. val = 133333333;
  485. break;
  486. case 7:
  487. val = 166666666;
  488. break;
  489. }
  490. return val;
  491. }
  492. #endif
  493. #ifdef CONFIG_TSEC_ENET
  494. int board_eth_init(bd_t *bis)
  495. {
  496. struct tsec_info_struct tsec_info[4];
  497. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  498. int num = 0;
  499. #ifdef CONFIG_TSEC1
  500. SET_STD_TSEC_INFO(tsec_info[num], 1);
  501. num++;
  502. #endif
  503. #ifdef CONFIG_TSEC2
  504. SET_STD_TSEC_INFO(tsec_info[num], 2);
  505. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  506. tsec_info[num].flags |= TSEC_SGMII;
  507. num++;
  508. #endif
  509. #ifdef CONFIG_TSEC3
  510. SET_STD_TSEC_INFO(tsec_info[num], 3);
  511. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  512. tsec_info[num].flags |= TSEC_SGMII;
  513. num++;
  514. #endif
  515. if (!num) {
  516. printf("No TSECs initialized\n");
  517. return 0;
  518. }
  519. #ifdef CONFIG_FSL_SGMII_RISER
  520. fsl_sgmii_riser_init(tsec_info, num);
  521. #endif
  522. tsec_eth_init(bis, tsec_info, num);
  523. return pci_eth_init(bis);
  524. }
  525. #endif
  526. #if defined(CONFIG_OF_BOARD_SETUP)
  527. void ft_board_setup(void *blob, bd_t *bd)
  528. {
  529. phys_addr_t base;
  530. phys_size_t size;
  531. ft_cpu_setup(blob, bd);
  532. base = getenv_bootm_low();
  533. size = getenv_bootm_size();
  534. fdt_fixup_memory(blob, (u64)base, (u64)size);
  535. #ifdef CONFIG_PCIE3
  536. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  537. #endif
  538. #ifdef CONFIG_PCIE2
  539. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  540. #endif
  541. #ifdef CONFIG_PCIE1
  542. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  543. #endif
  544. #ifdef CONFIG_FSL_SGMII_RISER
  545. fsl_sgmii_riser_fdt_fixup(blob);
  546. #endif
  547. }
  548. #endif
  549. #ifdef CONFIG_MP
  550. void board_lmb_reserve(struct lmb *lmb)
  551. {
  552. cpu_mp_lmb_reserve(lmb);
  553. }
  554. #endif