yosemite.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <ppc4xx.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  27. int board_early_init_f(void)
  28. {
  29. register uint reg;
  30. /*--------------------------------------------------------------------
  31. * Setup the external bus controller/chip selects
  32. *-------------------------------------------------------------------*/
  33. mtdcr(ebccfga, xbcfg);
  34. reg = mfdcr(ebccfgd);
  35. mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
  36. /*--------------------------------------------------------------------
  37. * Setup the GPIO pins
  38. *-------------------------------------------------------------------*/
  39. /*CPLD cs */
  40. /*setup Address lines for flash size 64Meg. */
  41. out32(GPIO0_OSRL, in32(GPIO0_OSRL) | 0x50010000);
  42. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x50010000);
  43. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x50000000);
  44. /*setup emac */
  45. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xC080);
  46. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40);
  47. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x55);
  48. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0x50004000);
  49. out32(GPIO0_ISR1H, in32(GPIO0_ISR1H) | 0x00440000);
  50. /*UART1 */
  51. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0x02000000);
  52. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x00080000);
  53. out32(GPIO1_ISR2L, in32(GPIO1_ISR2L) | 0x00010000);
  54. /* external interrupts IRQ0...3 */
  55. out32(GPIO1_TCR, in32(GPIO1_TCR) & ~0x00f00000);
  56. out32(GPIO1_TSRL, in32(GPIO1_TSRL) & ~0x0000ff00);
  57. out32(GPIO1_ISR1L, in32(GPIO1_ISR1L) | 0x00005500);
  58. #ifdef CONFIG_440EP
  59. /*setup USB 2.0 */
  60. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0xc0000000);
  61. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x50000000);
  62. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xf);
  63. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
  64. out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
  65. #endif
  66. /*--------------------------------------------------------------------
  67. * Setup the interrupt controller polarities, triggers, etc.
  68. *-------------------------------------------------------------------*/
  69. mtdcr(uic0sr, 0xffffffff); /* clear all */
  70. mtdcr(uic0er, 0x00000000); /* disable all */
  71. mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
  72. mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
  73. mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
  74. mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  75. mtdcr(uic0sr, 0xffffffff); /* clear all */
  76. mtdcr(uic1sr, 0xffffffff); /* clear all */
  77. mtdcr(uic1er, 0x00000000); /* disable all */
  78. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  79. mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
  80. mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
  81. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  82. mtdcr(uic1sr, 0xffffffff); /* clear all */
  83. /*--------------------------------------------------------------------
  84. * Setup other serial configuration
  85. *-------------------------------------------------------------------*/
  86. mfsdr(sdr_pci0, reg);
  87. mtsdr(sdr_pci0, 0x80000000 | reg); /* PCI arbiter enabled */
  88. mtsdr(sdr_pfc0, 0x00003e00); /* Pin function */
  89. mtsdr(sdr_pfc1, 0x00048000); /* Pin function: UART0 has 4 pins */
  90. /*clear tmrclk divisor */
  91. *(unsigned char *)(CFG_BCSR_BASE | 0x04) = 0x00;
  92. /*enable ethernet */
  93. *(unsigned char *)(CFG_BCSR_BASE | 0x08) = 0xf0;
  94. #ifdef CONFIG_440EP
  95. /*enable usb 1.1 fs device and remove usb 2.0 reset */
  96. *(unsigned char *)(CFG_BCSR_BASE | 0x09) = 0x00;
  97. #endif
  98. /*get rid of flash write protect */
  99. *(unsigned char *)(CFG_BCSR_BASE | 0x07) = 0x00;
  100. return 0;
  101. }
  102. int misc_init_r (void)
  103. {
  104. uint pbcr;
  105. int size_val = 0;
  106. /* Re-do sizing to get full correct info */
  107. mtdcr(ebccfga, pb0cr);
  108. pbcr = mfdcr(ebccfgd);
  109. switch (gd->bd->bi_flashsize) {
  110. case 1 << 20:
  111. size_val = 0;
  112. break;
  113. case 2 << 20:
  114. size_val = 1;
  115. break;
  116. case 4 << 20:
  117. size_val = 2;
  118. break;
  119. case 8 << 20:
  120. size_val = 3;
  121. break;
  122. case 16 << 20:
  123. size_val = 4;
  124. break;
  125. case 32 << 20:
  126. size_val = 5;
  127. break;
  128. case 64 << 20:
  129. size_val = 6;
  130. break;
  131. case 128 << 20:
  132. size_val = 7;
  133. break;
  134. }
  135. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  136. mtdcr(ebccfga, pb0cr);
  137. mtdcr(ebccfgd, pbcr);
  138. /* adjust flash start and offset */
  139. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  140. gd->bd->bi_flashoffset = 0;
  141. /* Monitor protection ON by default */
  142. (void)flash_protect(FLAG_PROTECT_SET,
  143. -CFG_MONITOR_LEN,
  144. 0xffffffff,
  145. &flash_info[0]);
  146. return 0;
  147. }
  148. int checkboard(void)
  149. {
  150. char *s = getenv("serial#");
  151. u8 rev;
  152. u8 val;
  153. #ifdef CONFIG_440EP
  154. printf("Board: Yosemite - AMCC PPC440EP Evaluation Board");
  155. #else
  156. printf("Board: Yellowstone - AMCC PPC440GR Evaluation Board");
  157. #endif
  158. rev = *(u8 *)(CFG_CPLD + 0);
  159. val = *(u8 *)(CFG_CPLD + 5) & 0x01;
  160. printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33);
  161. if (s != NULL) {
  162. puts(", serial# ");
  163. puts(s);
  164. }
  165. putc('\n');
  166. return (0);
  167. }
  168. /*************************************************************************
  169. * sdram_init -- doesn't use serial presence detect.
  170. *
  171. * Assumes: 256 MB, ECC, non-registered
  172. * PLB @ 133 MHz
  173. *
  174. ************************************************************************/
  175. #define NUM_TRIES 64
  176. #define NUM_READS 10
  177. void sdram_tr1_set(int ram_address, int* tr1_value)
  178. {
  179. int i;
  180. int j, k;
  181. volatile unsigned int* ram_pointer = (unsigned int*)ram_address;
  182. int first_good = -1, last_bad = 0x1ff;
  183. unsigned long test[NUM_TRIES] = {
  184. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  185. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  186. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  187. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  188. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  189. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  190. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  191. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  192. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  193. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  194. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  195. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  196. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  197. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  198. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  199. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 };
  200. /* go through all possible SDRAM0_TR1[RDCT] values */
  201. for (i=0; i<=0x1ff; i++) {
  202. /* set the current value for TR1 */
  203. mtsdram(mem_tr1, (0x80800800 | i));
  204. /* write values */
  205. for (j=0; j<NUM_TRIES; j++) {
  206. ram_pointer[j] = test[j];
  207. /* clear any cache at ram location */
  208. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  209. }
  210. /* read values back */
  211. for (j=0; j<NUM_TRIES; j++) {
  212. for (k=0; k<NUM_READS; k++) {
  213. /* clear any cache at ram location */
  214. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  215. if (ram_pointer[j] != test[j])
  216. break;
  217. }
  218. /* read error */
  219. if (k != NUM_READS) {
  220. break;
  221. }
  222. }
  223. /* we have a SDRAM0_TR1[RDCT] that is part of the window */
  224. if (j == NUM_TRIES) {
  225. if (first_good == -1)
  226. first_good = i; /* found beginning of window */
  227. } else { /* bad read */
  228. /* if we have not had a good read then don't care */
  229. if(first_good != -1) {
  230. /* first failure after a good read */
  231. last_bad = i-1;
  232. break;
  233. }
  234. }
  235. }
  236. /* return the current value for TR1 */
  237. *tr1_value = (first_good + last_bad) / 2;
  238. }
  239. void sdram_init(void)
  240. {
  241. register uint reg;
  242. int tr1_bank1, tr1_bank2;
  243. /*--------------------------------------------------------------------
  244. * Setup some default
  245. *------------------------------------------------------------------*/
  246. mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
  247. mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  248. mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  249. mtsdram(mem_clktr, 0x40000000); /* ?? */
  250. mtsdram(mem_wddctr, 0x40000000); /* ?? */
  251. /*clear this first, if the DDR is enabled by a debugger
  252. then you can not make changes. */
  253. mtsdram(mem_cfg0, 0x00000000); /* Disable EEC */
  254. /*--------------------------------------------------------------------
  255. * Setup for board-specific specific mem
  256. *------------------------------------------------------------------*/
  257. /*
  258. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  259. */
  260. mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  261. mtsdram(mem_b1cr, 0x080a4001); /* SDBA=0x080 128MB, Mode 3, enabled */
  262. mtsdram(mem_tr0, 0x410a4012); /* ?? */
  263. mtsdram(mem_rtr, 0x04080000); /* ?? */
  264. mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  265. mtsdram(mem_cfg0, 0x30000000); /* Disable EEC */
  266. udelay(400); /* Delay 200 usecs (min) */
  267. /*--------------------------------------------------------------------
  268. * Enable the controller, then wait for DCEN to complete
  269. *------------------------------------------------------------------*/
  270. mtsdram(mem_cfg0, 0x80000000); /* Enable */
  271. for (;;) {
  272. mfsdram(mem_mcsts, reg);
  273. if (reg & 0x80000000)
  274. break;
  275. }
  276. sdram_tr1_set(0x00000000, &tr1_bank1);
  277. sdram_tr1_set(0x08000000, &tr1_bank2);
  278. mtsdram(mem_tr1, (((tr1_bank1+tr1_bank2)/2) | 0x80800800) );
  279. }
  280. /*************************************************************************
  281. * long int initdram
  282. *
  283. ************************************************************************/
  284. long int initdram(int board)
  285. {
  286. sdram_init();
  287. return CFG_SDRAM_BANKS * (CFG_KBYTES_SDRAM * 1024); /* return bytes */
  288. }
  289. #if defined(CFG_DRAM_TEST)
  290. int testdram(void)
  291. {
  292. unsigned long *mem = (unsigned long *)0;
  293. const unsigned long kend = (1024 / sizeof(unsigned long));
  294. unsigned long k, n;
  295. mtmsr(0);
  296. for (k = 0; k < CFG_KBYTES_SDRAM;
  297. ++k, mem += (1024 / sizeof(unsigned long))) {
  298. if ((k & 1023) == 0) {
  299. printf("%3d MB\r", k / 1024);
  300. }
  301. memset(mem, 0xaaaaaaaa, 1024);
  302. for (n = 0; n < kend; ++n) {
  303. if (mem[n] != 0xaaaaaaaa) {
  304. printf("SDRAM test fails at: %08x\n",
  305. (uint) & mem[n]);
  306. return 1;
  307. }
  308. }
  309. memset(mem, 0x55555555, 1024);
  310. for (n = 0; n < kend; ++n) {
  311. if (mem[n] != 0x55555555) {
  312. printf("SDRAM test fails at: %08x\n",
  313. (uint) & mem[n]);
  314. return 1;
  315. }
  316. }
  317. }
  318. printf("SDRAM test passes\n");
  319. return 0;
  320. }
  321. #endif
  322. /*************************************************************************
  323. * pci_pre_init
  324. *
  325. * This routine is called just prior to registering the hose and gives
  326. * the board the opportunity to check things. Returning a value of zero
  327. * indicates that things are bad & PCI initialization should be aborted.
  328. *
  329. * Different boards may wish to customize the pci controller structure
  330. * (add regions, override default access routines, etc) or perform
  331. * certain pre-initialization actions.
  332. *
  333. ************************************************************************/
  334. #if defined(CONFIG_PCI)
  335. int pci_pre_init(struct pci_controller *hose)
  336. {
  337. unsigned long addr;
  338. /*-------------------------------------------------------------------------+
  339. | Set priority for all PLB3 devices to 0.
  340. | Set PLB3 arbiter to fair mode.
  341. +-------------------------------------------------------------------------*/
  342. mfsdr(sdr_amp1, addr);
  343. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  344. addr = mfdcr(plb3_acr);
  345. mtdcr(plb3_acr, addr | 0x80000000);
  346. /*-------------------------------------------------------------------------+
  347. | Set priority for all PLB4 devices to 0.
  348. +-------------------------------------------------------------------------*/
  349. mfsdr(sdr_amp0, addr);
  350. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  351. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  352. mtdcr(plb4_acr, addr);
  353. /*-------------------------------------------------------------------------+
  354. | Set Nebula PLB4 arbiter to fair mode.
  355. +-------------------------------------------------------------------------*/
  356. /* Segment0 */
  357. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  358. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  359. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  360. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  361. mtdcr(plb0_acr, addr);
  362. /* Segment1 */
  363. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  364. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  365. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  366. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  367. mtdcr(plb1_acr, addr);
  368. return 1;
  369. }
  370. #endif /* defined(CONFIG_PCI) */
  371. /*************************************************************************
  372. * pci_target_init
  373. *
  374. * The bootstrap configuration provides default settings for the pci
  375. * inbound map (PIM). But the bootstrap config choices are limited and
  376. * may not be sufficient for a given board.
  377. *
  378. ************************************************************************/
  379. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  380. void pci_target_init(struct pci_controller *hose)
  381. {
  382. /*--------------------------------------------------------------------------+
  383. * Set up Direct MMIO registers
  384. *--------------------------------------------------------------------------*/
  385. /*--------------------------------------------------------------------------+
  386. | PowerPC440 EP PCI Master configuration.
  387. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  388. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  389. | Use byte reversed out routines to handle endianess.
  390. | Make this region non-prefetchable.
  391. +--------------------------------------------------------------------------*/
  392. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  393. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  394. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  395. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  396. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  397. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  398. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  399. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  400. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  401. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  402. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  403. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  404. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  405. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  406. /*--------------------------------------------------------------------------+
  407. * Set up Configuration registers
  408. *--------------------------------------------------------------------------*/
  409. /* Program the board's subsystem id/vendor id */
  410. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  411. CFG_PCI_SUBSYS_VENDORID);
  412. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  413. /* Configure command register as bus master */
  414. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  415. /* 240nS PCI clock */
  416. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  417. /* No error reporting */
  418. pci_write_config_word(0, PCI_ERREN, 0);
  419. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  420. }
  421. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  422. /*************************************************************************
  423. * pci_master_init
  424. *
  425. ************************************************************************/
  426. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  427. void pci_master_init(struct pci_controller *hose)
  428. {
  429. unsigned short temp_short;
  430. /*--------------------------------------------------------------------------+
  431. | Write the PowerPC440 EP PCI Configuration regs.
  432. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  433. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  434. +--------------------------------------------------------------------------*/
  435. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  436. pci_write_config_word(0, PCI_COMMAND,
  437. temp_short | PCI_COMMAND_MASTER |
  438. PCI_COMMAND_MEMORY);
  439. }
  440. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  441. /*************************************************************************
  442. * is_pci_host
  443. *
  444. * This routine is called to determine if a pci scan should be
  445. * performed. With various hardware environments (especially cPCI and
  446. * PPMC) it's insufficient to depend on the state of the arbiter enable
  447. * bit in the strap register, or generic host/adapter assumptions.
  448. *
  449. * Rather than hard-code a bad assumption in the general 440 code, the
  450. * 440 pci code requires the board to decide at runtime.
  451. *
  452. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  453. *
  454. *
  455. ************************************************************************/
  456. #if defined(CONFIG_PCI)
  457. int is_pci_host(struct pci_controller *hose)
  458. {
  459. /* Bamboo is always configured as host. */
  460. return (1);
  461. }
  462. #endif /* defined(CONFIG_PCI) */
  463. /*************************************************************************
  464. * hw_watchdog_reset
  465. *
  466. * This routine is called to reset (keep alive) the watchdog timer
  467. *
  468. ************************************************************************/
  469. #if defined(CONFIG_HW_WATCHDOG)
  470. void hw_watchdog_reset(void)
  471. {
  472. }
  473. #endif
  474. void board_reset(void)
  475. {
  476. /* give reset to BCSR */
  477. *(unsigned char *)(CFG_BCSR_BASE | 0x06) = 0x09;
  478. }